CHAPTER 5 MEMORY ACCESS CONTROL FUNCTION
102
User’s Manual U15195EJ5V0UD
Figure 5-1. SRAM, External ROM, External I/O Access Timing (2/4)
(b) When reading (0 waits, address setup waits, address hold wait states inserted)
TASW
T1
TAHW
Address
Address
T2
T3
Data
H
CLKOUT (output)
A16 to A21 (output)
AD0 to AD15 (I/O)
ASTB (output)
RD (output)
UWR, LWR (output)
WAIT (input)
Remarks 1.
The circles indicate the sampling timing.
2.
Broken lines indicate high impedance.