UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
195 of 1269
NXP Semiconductors
UM10503
Chapter 14: LPC43xx Pin configuration
P5_4
P9
N7
-
80
57
N;
PU
I/O
GPIO2[13] —
General purpose digital input/output pin.
O
MCOB0 —
Motor control PWM channel 0, output B.
I/O
EMC_D8 —
External memory data line 8.
-
R —
Function reserved.
I
U1_CTS —
Clear to Send input for UART 1.
O
T1_MAT0 —
Match output 0 of timer 1.
-
R —
Function reserved.
-
R —
Function reserved.
P5_5
P10
N8
-
81
58
N;
PU
I/O
GPIO2[14] —
General purpose digital input/output pin.
O
MCOA1 —
Motor control PWM channel 1, output A.
I/O
EMC_D9 —
External memory data line 9.
-
R —
Function reserved.
I
U1_DCD —
Data Carrier Detect input for UART 1.
O
T1_MAT1 —
Match output 1 of timer 1.
-
R —
Function reserved.
-
R —
Function reserved.
P5_6
T13
M11
-
89
63
N;
PU
I/O
GPIO2[15] —
General purpose digital input/output pin.
O
MCOB1 —
Motor control PWM channel 1, output B.
I/O
EMC_D10 —
External memory data line 10.
-
R —
Function reserved.
O
U1_TXD —
Transmitter output for UART 1.
O
T1_MAT2 —
Match output 2 of timer 1.
-
R —
Function reserved.
-
R —
Function reserved.
P5_7
R12
N11
-
91
65
N;
PU
I/O
GPIO2[7] —
General purpose digital input/output pin.
O
MCOA2 —
Motor control PWM channel 2, output A.
I/O
EMC_D11 —
External memory data line 11.
-
R —
Function reserved.
I
U1_RXD —
Receiver input for UART 1.
O
T1_MAT3 —
Match output 3 of timer 1.
-
R —
Function reserved.
-
R —
Function reserved.
Table 129. Pin description
…continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts.
Symbol
LB
GA25
6
TFBGA180
TFBGA100
LQ
FP2
08
[1
]
LQ
FP1
44
R
e
se
t st
ate
[2
]
Ty
p
e
Description