UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
221 of 1269
NXP Semiconductors
UM10503
Chapter 14: LPC43xx Pin configuration
PE_14
C15
-
-
-
-
N;
PU
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
O
EMC_DYCS3 —
SDRAM chip select 3.
I/O
GPIO7[14] —
General purpose digital input/output pin.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
PE_15
E13
-
-
-
-
N;
PU
-
R —
Function reserved.
O
CTOUT_0 —
SCT output 0. Match output 0 of timer 0.
I/O
I2C1_SCL —
I
2
C1 clock input/output (this pin does not
use a specialized I
2
C pad).
O
EMC_CKEOUT3 —
SDRAM clock enable 3.
I/O
GPIO7[15] —
General purpose digital input/output pin.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
PF_0
D12
-
-
159 -
O;
PU
I/O
SSP0_SCK —
Serial clock for SSP0.
I
GP_CLKIN —
General purpose clock input to the CGU.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
O
I2S1_TX_MCLK —
I2S1 transmit master clock.
PF_1
E11
-
-
-
-
N;
PU
-
R —
Function reserved.
-
R —
Function reserved.
I/O
SSP0_SSEL —
Slave Select for SSP0.
-
R —
Function reserved.
I/O
GPIO7[16] —
General purpose digital input/output pin.
-
R —
Function reserved.
I/O
SGPIO0 —
General purpose digital input/output pin.
-
R —
Function reserved.
Table 129. Pin description
…continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts.
Symbol
LB
GA25
6
TFBGA180
TFBGA100
LQ
FP2
08
[1
]
LQ
FP1
44
R
e
se
t st
ate
[2
]
Ty
p
e
Description