UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1247 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
50.4 Figures
LPC43xx Block diagram (flashless parts) . . . . . .10
Dual-core block diagram . . . . . . . . . . . . . . . . . . .13
Figure 5
for detailed
addresses of all peripherals) . . . . . . . . . . . . . . . .21
Memory map with peripherals (see
Figure 4
for
detailed addresses of memory blocks) . . . . . . . .22
LPC4357/53/37/33 Memory mapping (overview).24
LPC4357/53 Memory mapping (peripherals) . . . .25
Fig 10. OTP driver pointer structure. . . . . . . . . . . . . . . . .32
Fig 11. Boot process . . . . . . . . . . . . . . . . . . . . . . . . . . . .37
Fig 12. CMAC generation . . . . . . . . . . . . . . . . . . . . . . . .40
Fig 13. UART boot process . . . . . . . . . . . . . . . . . . . . . . .41
Fig 14. EMC boot process . . . . . . . . . . . . . . . . . . . . . . . .42
Fig 15. SPI boot process . . . . . . . . . . . . . . . . . . . . . . . . .42
Fig 16. SPIFI boot process . . . . . . . . . . . . . . . . . . . . . . .43
Fig 17. USB boot process . . . . . . . . . . . . . . . . . . . . . . . .44
Fig 18. Boot process timing . . . . . . . . . . . . . . . . . . . . . . .45
Fig 19. AES driver pointer structure. . . . . . . . . . . . . . . . .47
Fig 20. AES decryption flow. . . . . . . . . . . . . . . . . . . . . . .50
Fig 21. CMAC generation . . . . . . . . . . . . . . . . . . . . . . . .51
Fig 22. AES endianess . . . . . . . . . . . . . . . . . . . . . . . . . .52
Fig 23. Event router block diagram . . . . . . . . . . . . . . . . .60
Fig 24. BASE_M4_CLK ramp-up procedure . . . . . . . . . .96
Fig 25. CGU and CCU1/2 block diagram. . . . . . . . . . . . .97
Fig 26. CGU block diagram . . . . . . . . . . . . . . . . . . . . . .100
Fig 27. PLL0 block diagram . . . . . . . . . . . . . . . . . . . . . .127
Fig 28. PLL0 with fractional divider . . . . . . . . . . . . . . . .130
Fig 29. PLL1 block diagram . . . . . . . . . . . . . . . . . . . . . .131
Fig 30. RGU Block diagram . . . . . . . . . . . . . . . . . . . . . .152
Fig 31. RGU Reset structure . . . . . . . . . . . . . . . . . . . . .156
Fig 32. Block diagram of the I/O pad . . . . . . . . . . . . . . .282
Fig 33. Connections between GIMA and peripherals . .306
Fig 34. GIMA input stages . . . . . . . . . . . . . . . . . . . . . . .308
Fig 35. SGPIO local output pin multiplexer
configuration . . . . . . . . . . . . . . . . . . . . . . . . . . .355
Fig 36. SGPIO block diagram . . . . . . . . . . . . . . . . . . . .368
Fig 37. Basic operation of one slice . . . . . . . . . . . . . . . .369
Fig 38. Concatenation interconnections . . . . . . . . . . . .371
Fig 39. SGPIO_MUX_CFG slice multiplexer settings . .373
Fig 40. 5.1 channel I2S output mapped to SGPIO
slices . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .375
Fig 41. I2S configuration . . . . . . . . . . . . . . . . . . . . . . . .376
Fig 42. SGPIO camera interface configuration . . . . . . .379
Fig 43. DMA controller block diagram . . . . . . . . . . . . . .383
Fig 44. LLI example . . . . . . . . . . . . . . . . . . . . . . . . . . . .412
Fig 45. SD/MMC block diagram . . . . . . . . . . . . . . . . . . .415
Fig 46. Dual-buffer descriptor structure . . . . . . . . . . . . .459
Fig 47. Chain descriptor structure . . . . . . . . . . . . . . . . .460
Fig 48. EMC block diagram (SDRAM) . . . . . . . . . . . . . .468
Fig 49. EMC block diagram (SRAM) . . . . . . . . . . . . . . .469
Fig 50. 32 bit bank external memory interfaces ( bits
MW = 10). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 498
Fig 51. 16 bit bank external memory interfaces (bits
MW = 01). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 498
Fig 52. 8 bit bank external memory interface (bits
MW = 00). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 499
Fig 53. High-speed USB OTG block diagram . . . . . . . . 504
Fig 54. USB controller modes . . . . . . . . . . . . . . . . . . . . 509
Fig 55. Endpoint queue head organization . . . . . . . . . . 555
Fig 56. Endpoint queue head data structure . . . . . . . . . 556
Fig 57. Device state diagram . . . . . . . . . . . . . . . . . . . . 562
Fig 58. Endpoint queue head diagram . . . . . . . . . . . . . 575
Fig 59. Software link pointers . . . . . . . . . . . . . . . . . . . . 577
Fig 60. Device power state diagram . . . . . . . . . . . . . . . 582
Fig 61. Host/OTG power state diagram . . . . . . . . . . . . 583
Fig 62. USB1 block diagram with ULPI . . . . . . . . . . . . . 587
Fig 63. USB1 block diagram with internal full-speed
PHY. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 588
Fig 64. USB device driver pointer structure . . . . . . . . . 631
Fig 65. Ethernet block diagram . . . . . . . . . . . . . . . . . . . 680
Fig 66. Interrupt generation. . . . . . . . . . . . . . . . . . . . . . 715
Fig 67. Wake-up frame filter register . . . . . . . . . . . . . . . 719
Fig 68. Networked time synchronization . . . . . . . . . . . . 723
Fig 69. System update using fine method. . . . . . . . . . . 725
Fig 70. Propagation Delay Calculation in Clocks Supporting
Peer-to-Peer Path Correction . . . . . . . . . . . . . . 729
Fig 71. Descriptor ring and chain structure . . . . . . . . . . 738
Fig 72. TxDMA operation in default mode. . . . . . . . . . . 742
Fig 73. TxDMA operation in OSF mode . . . . . . . . . . . . 744
Fig 74. Receive DMA operation . . . . . . . . . . . . . . . . . . 747
Fig 75. Transmitter descriptor fields . . . . . . . . . . . . . . . 751
Fig 76. Transmit descriptor fetch (read) . . . . . . . . . . . . 752
Fig 77. Receive descriptor fields (alternate
configuration) . . . . . . . . . . . . . . . . . . . . . . . . . . 756
Fig 78. LCD controller block diagram . . . . . . . . . . . . . . 764
Fig 79. Cursor movement . . . . . . . . . . . . . . . . . . . . . . . 793
Fig 80. Cursor clipping . . . . . . . . . . . . . . . . . . . . . . . . . 794
Fig 81. Cursor image format . . . . . . . . . . . . . . . . . . . . . 795
Fig 82. Power-up and power-down sequences . . . . . . . 801
Fig 83. Horizontal timing for STN displays . . . . . . . . . . 802
Fig 84. Vertical timing for STN displays . . . . . . . . . . . . 803
Fig 85. Horizontal timing for TFT displays. . . . . . . . . . . 803
Fig 86. Vertical timing for TFT displays . . . . . . . . . . . . . 804
Fig 87. SCT block diagram . . . . . . . . . . . . . . . . . . . . . . 809
Fig 88. SCT counter and select logic . . . . . . . . . . . . . . 810
Fig 89. Match logic . . . . . . . . . . . . . . . . . . . . . . . . . . . . 835
Fig 90. Capture logic . . . . . . . . . . . . . . . . . . . . . . . . . . . 835
Fig 91. Event selection . . . . . . . . . . . . . . . . . . . . . . . . . 836
Fig 92. Output slice i . . . . . . . . . . . . . . . . . . . . . . . . . . . 836
Fig 93. SCT interrupt generation. . . . . . . . . . . . . . . . . . 836
Fig 94. SCT configuration example. . . . . . . . . . . . . . . . 844
Fig 95. Timer block diagram . . . . . . . . . . . . . . . . . . . . . 848
Fig 96. A timer cycle in which PR=2, MRx=6, and both
interrupt and reset on match are enabled. . . . . 862