UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
174 of 1269
NXP Semiconductors
UM10503
Chapter 13: LPC43xx Reset Generation Unit (RGU)
13.4.4.3 Reset external status register 2 for MASTER_RST
13.4.4.4 Reset external status register 4 for WWDT_RST
13.4.4.5 Reset external status register 5 for CREG_RST
13.4.4.6 Reset external status registers for PERIPHERAL_RESET
for reset generators which have the PERIPH_RST output as reset
source.
Table 124. Reset external status register 2 (RESET_EXT_STAT2, address 0x4005 3408) bit
description
Bit
Symbol
Description
Reset
value
Access
1:0
-
Reserved. Do not modify; read as logic 0.
0
-
2
PERIPHERAL_RESET Reset activated by PERIPHERAL_RST
output. Write 0 to clear.
0 = Reset not activated
1 = Reset activated
0
R/W
31:3
-
Reserved. Do not modify; read as logic 0.
0
-
Table 125. Reset external status register 4 (RESET_EXT_STAT4, address 0x4005 3410) bit
description
Bit
Symbol
Description
Reset
value
Access
0
-
Reserved. Do not modify; read as logic 0.
0
-
1
CORE_RESET
Reset activated by CORE_RST output. Write
0 to clear.
0 = Reset not activated
1 = Reset activated
0
R/W
31:2
-
Reserved. Do not modify; read as logic 0.
0
-
Table 126. Reset external status register 5 (RESET_EXT_STAT5, address 0x4005 3414) bit
description
Bit
Symbol
Description
Reset
value
Access
0
-
Reserved. Do not modify; read as logic 0.
0
-
1
CORE_RESET
Reset activated by CORE_RST output. Write
0 to clear.
0 = Reset not activated
1 = Reset activated
0
R/W
31:2
-
Reserved. Do not modify; read as logic 0.
0
-