UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
768 of 1269
NXP Semiconductors
UM10503
Chapter 27: LPC43xx LCD
27.5.1.3 Signals used for TFT displays
The signals used for TFT displays are shown in
.
27.6 Register description
shows the registers associated with the LCD controller and a summary of their
functions. Following the table are details for each register.
LCDVD[11:8]
LD[3:0]
LD[3:0]
LD[3:0]
LCDVD[15:12]
-
LD[7:4]
LD[7:4]
LCDVD[23:16]
-
-
-
Table 600. Pins used for dual panel STN displays
Pin name
4-bit Monochrome
(14 pins)
8-bit Monochrome
(22 pins)
Color
(22 pins)
Table 601. Pins used for TFT displays
Pin name
12-bit, 4:4:4
mode
(18 pins)
16-bit, 5:6:5
mode
(22 pins)
16-bit, 1:5:5:5
mode
(24 pins)
24-bit
(30 pins)
LCDPWR
Y
Y
Y
Y
LCDDCLK
Y
Y
Y
Y
LCDENAB/ LCDM
Y
Y
Y
Y
LCDFP
Y
Y
Y
Y
LCDLE
Y
Y
Y
Y
LCDLP
Y
Y
Y
Y
LCDVD[1:0]
-
-
-
RED[1:0]
LCDVD[2]
-
-
Intensity
RED[2]
LCDVD[3]
-
RED[0]
RED[0]
RED[3]
LCDVD[7:4]
RED[3:0]
RED[4:1]
RED[4:1]
RED[7:4]
LCDVD[9:8]
-
-
-
GREEN[1:0]
LCDVD[10]
-
GREEN[0]
Intensity
GREEN[2]
LCDVD[11]
-
GREEN[1]
GREEN[0]
GREEN[3]
LCDVD[15:12]
GREEN[3:0]
GREEN[5:2]
GREEN[4:1]
GREEN[7:4]
LCDVD[17:16]
-
-
-
BLUE[1:0]
LCDVD[18]
-
-
Intensity
BLUE[2]
LCDVD[19]
-
BLUE[0]
BLUE[0]
BLUE[3]
LCDVD[23:20]
BLUE[3:0]
BLUE[4:1]
BLUE[4:1]
BLUE[7:4]
Table 602. Register overview: LCD controller (base address: 0x4000 8000)
Name
Access Address offset
Description
Reset
value
Reference
TIMH
R/W
0x000
Horizontal Timing Control register
0x0
TIMV
R/W
0x004
Vertical Timing Control register
0x0
POL
R/W
0x008
Clock and Signal Polarity Control register
0x0