UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1052 of 1269
NXP Semiconductors
UM10503
Chapter 41: LPC43xx I2S interface
41.7.2.2 I2S Receiver modes
41.7.2.2.1
Typical Receiver master mode (PCLK - no MCLK output)
Table 919.
Typical Receiver master mode (PCLK - no MCLK output)
CREG bit 13 DAI bit 5
RXMODE
bits [3:0]
Description
x
0
0 0 0 0
Typical receiver master mode.
The I2S receive function operates as a master.
The receive clock source (RX_MCLK) is derived from PCLK using the
fractional divider.
The WS used is the internally generated RX_WS.
The RX_MCLK pin is not enabled for output.
Bold lines indicate the clock path for this configuration.
Fig 142. Typical Receiver master mode (PCLK - no MCLK output)
I
2
S
peripheral
block
1
0
I2SRXMODE[2]=0
TX_SCK
RX_SCK
(1 to 64)
TX_MCLK
RX_MCLK
8-bit
Fractional
Rate Divider
X
Y
I2SDAI[5]=0
I2STX_RATE[15:8]
I2STX_RATE[7:0]
01
10
I2SRXMODE[1:0]=00
I2SRXBITRATE[5:0]
1
0
I2SRXMODE[2]=0
TX_WS
RX_WS
I2S_RX_WS
I2SDAI[5]=0
Pin OEn
I2S_RX_SDA
I2S_RX_MCLK
I2SRXMODE[3]=0
I2S_RX_SCK
Pin OE
0
1
00
0
1
CREG6[13]=X
0
1
PLLAUDIO
PCLK