UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1004 of 1269
NXP Semiconductors
UM10503
Chapter 39: LPC43xx SSP0/1
[1]
Reset value reflects the data stored in used bits only. It does not include reserved bits content.
[1]
Reset value reflects the data stored in used bits only. It does not include reserved bits content.
39.6.1 SSP Control Register 0
This register controls the basic operation of the SSP controller.
IMSC
R/W
0x014
Interrupt Mask Set and Clear Register
0
RIS
RO
0x018
Raw Interrupt Status Register
0x0000
0008
MIS
RO
0x01C
Masked Interrupt Status Register
0
ICR
WO
0x020
SSPICR Interrupt Clear Register
-
DMACR
R/W
0x024
SSP0 DMA control register
0
Table 871. Register overview: SSP0 (base address 0x4008 3000)
Name
Access Address
offset
Description
Reset
value
[1]
Reference
Table 872. Register overview: SSP1 (base address 0x400C 5000)
Name
Access Address
offset
Description
Reset
value
Reference
CR0
R/W
0x000
Control Register 0. Selects the serial clock rate, bus type,
and data size.
0
CR1
R/W
0x004
Control Register 1. Selects master/slave and other modes.
0
DR
R/W
0x008
Data Register. Writes fill the transmit FIFO, and reads empty
the receive FIFO.
0
SR
RO
0x00C
Status Register
0x0000
0003
CPSR
R/W
0x010
Clock Prescale Register
0
IMSC
R/W
0x014
Interrupt Mask Set and Clear Register
0
RIS
RO
0x018
Raw Interrupt Status Register
0x0000
0008
MIS
RO
0x01C
Masked Interrupt Status Register
0
ICR
R/W
0x020
SSPICR Interrupt Clear Register
-
DMACR
R/W
0x024
SSP1 DMA control register
0