UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1246 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
command . . . . . . . . . . . . . . . . . . . . . . . . . . . 1188
Table 1045. IAP Copy RAM to Flash command . . . . . . 1189
Table 1046. IAP Erase Sectors command. . . . . . . . . . . 1189
Table 1047. IAP Blank check sectors command . . . . . . 1190
Table 1048. IAP Read part identification number
command . . . . . . . . . . . . . . . . . . . . . . . . . . . 1190
Table 1049. IAP Read Boot Code version number
command . . . . . . . . . . . . . . . . . . . . . . . . . . . 1190
Table 1050. IAP Read device serial number command. 1191
Table 1051. IAP Compare command. . . . . . . . . . . . . . . 1191
Table 1052. IAP Re-invoke ISP . . . . . . . . . . . . . . . . . . . 1192
Table 1053. IAP Erase page . . . . . . . . . . . . . . . . . . . . . 1192
Table 1054. IAP Set active boot flash bank . . . . . . . . . . 1193
Table 1055. ISP Return Codes Summary . . . . . . . . . . . 1193
Table 1056. Register overview: FMC controller for flash bank
A/B (base address 0x4000 C000 (flash bank A)
and 0x4000 D000 (flash bank B)) . . . . . . . . 1194
Table 1057. Flash Module Signature Start register
(FMSSTART, address 0x4000 C020 (flash A) and
0x4000 D020 (flash B)) bit description . . . . . 1195
Table 1058. Flash Module Signature Stop register
(FMSSTOP , address 0x4000 C024 (flash A) and
0x4000 D024 (flash B)) bit description . . . . . 1195
Table 1059. FMSW0 register bit description (FMSW0,
Table 1060. FMSW1 register bit description (FMSW1,
Table 1061. FMSW2 register bit description (FMSW2,
Table 1062. FMSW3 register bit description (FMSW3,
Table 1063. Flash module Status register (FMSTAT, address
Table 1064. Flash Module Status Clear register
(FMSTATCLR, address 0x4000 CFE8 (flash A)
and 0x4000 DFE8 (flash B)) bit description . 1196
Table 1065. EEPROM clocking and power control . . . . 1198
Table 1066. Register overview: EEPROM (base address
0x4000 E000) . . . . . . . . . . . . . . . . . . . . . . . . 1199
Table 1067. EEPROM command register (CMD - address
0x4000 E000) bit description . . . . . . . . . . . .1200
Table 1068. EEPROM read wait state register (RWSTATE -
address 0x4000 E008) bit description . . . . .1200
Table 1069. EEPROM auto programming register
Table 1070. EEPROM wait state register (WSTATE -
address 0x4000 E010) bit description . . . . .1201
Table 1071. EEPROM clock divider register (CLKDIV -
address 0x4000 E014) bit description . . . . .1202
Table 1072. EEPROM power down/DCM register
Table 1073. Interrupt enable clear register (INTENCLR -
address 0x4000 EFD8) bit description. . . . . 1204
Table 1074. Interrupt enable set register (INTENSET -
address 0x4000 EFDC) bit description . . . . 1204
Table 1075. Interrupt status register (INTSTAT - address
0x4000 EFE0) bit description. . . . . . . . . . . . 1204
Table 1076. Interrupt enable register (INTEN - address
0x4000 EFE4) bit description. . . . . . . . . . . . 1205
Table 1077. Interrupt status clear register (INTSTATCLR -
address 0x4000 EFE8) bit description . . . . . 1205
Table 1078. Interrupt status set register (INTSTATSET -
address 0x4000 EFEC) . . . . . . . . . . . . . . . . 1205
Table 1079. JTAG pin description . . . . . . . . . . . . . . . . . 1209
Table 1080. Serial Wire Debug pin description . . . . . . . 1209
Table 1081. Parallel Trace pin description . . . . . . . . . . 1209
Table 1082. JTAG TAP identification. . . . . . . . . . . . . . . 1212
Table 1083. Cortex-M4 instruction set summary . . . . . 1213
Table 1084. Cortex-M4 DSP instruction set summary . 1217
Table 1085. Cortex M0- instruction set summary . . . . 1220
Table 1086. Abbreviations . . . . . . . . . . . . . . . . . . . . . . 1223