UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
612 of 1269
NXP Semiconductors
UM10503
Chapter 24: LPC43xx USB1 Host/Device controller
3
PEC
0
Port enable/disable change
This bit is always 0. The device port is always enabled.
0
RO
5:4
-
-
Reserved
0
RO
6
FPR
Force port resume
After the device has been in Suspended state for 5 ms or more, software
must set this bit to one to drive resume signaling before clearing. The
Device Controller will set this bit to one if a J-to-K transition is detected
while the port is in the Suspended state. The bit will be cleared when the
device returns to normal operation. When this bit transitions to a one
because a J-to-K transition detected, the Port Change Detect bit in the
USBSTS register is set to one as well.
0
R/W
0
No resume (K-state) detected/driven on port.
1
Resume detected/driven on port.
7
SUSP
Suspend
In device mode, this is a read-only status bit .
0
RO
0
Port not in Suspended state
1
Port in Suspended state
8
PR
Port reset
In device mode, this is a read-only status bit. A device reset from the USB
bus is also indicated in the USBSTS register.
0
RO
0
Port is not in the reset state.
1
Port is in the reset state.
9
HSP
High-speed status
Remark:
This bit is redundant with bits 27:26 (PSPD) in this register. It is
implemented for compatibility reasons.
0
RO
0
Host/device connected to the port is not in High-speed mode.
1
Host/device connected to the port is in High-speed mode.
11:10 LS
-
Not used in device mode.
12
PP
-
Not used in device mode.
13
-
-
Reserved
-
-
15:14 PIC1_0
Port indicator control
Writing to this field effects the value of the USB1_IND1:0 pins.
00
R/W
0x0
Port indicators are off.
0x1
amber
0x2
green
0x3
undefined
Table 481. Port Status and Control register in device mode (PORTSC1_D - address 0x4000 7184) bit description
Bit
Symbol
Value
Description
Reset
value
Access