UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1241 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
Table 797. Day of week register (DOW - address
0x4004 6030) bit description . . . . . . . . . . . . .933
Table 798. Day of year register (DOY - address
0x4004 6034) bit description . . . . . . . . . . . . .934
Table 799. Month register (MONTH - address 0x4004 6038)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .934
Table 800. Year register (YEAR - address 0x4004 603C) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .934
Table 801. Calibration register (CALIBRATION - address
0x4004 6040) bit description . . . . . . . . . . . . .934
0x4004 6060) bit description . . . . . . . . . . . . .935
Table 804. Alarm Minutes register (AMIN - address
0x4004 6064) bit description . . . . . . . . . . . . .935
Table 805. Alarm Hours register (AHRS - address
0x4004 6068) bit description . . . . . . . . . . . . .936
Table 806. Alarm Day of month register (ADOM - address
0x4004 606C) bit description . . . . . . . . . . . . .936
Table 807. Alarm Day of week register (ADOW - address
0x4004 6070) bit description . . . . . . . . . . . . .936
Table 808. Alarm Day of year register (ADOY - address
0x4004 6074) bit description . . . . . . . . . . . . .936
Table 809. Alarm Month register (AMON - address
0x4004 6078) bit description . . . . . . . . . . . . .936
Table 810. Alarm Year register (AYRS - address
0x4004 607C) bit description . . . . . . . . . . . . .937
Table 811. RTC and event monitor/recorder clocking and
power control . . . . . . . . . . . . . . . . . . . . . . . . .939
address 0x4004 6000) . . . . . . . . . . . . . . . . . .942
Table 814. Event Monitor/Recorder Control Register
Table 815. Event Monitor/Recorder Status Register
Table 816. Event Monitor/Recorder Counters Register
Table 817. Event Monitor/Recorder First Stamp Register
Table 818. Event Monitor/Recorder Last Stamp Register
Table 819. USART0/2/3 clocking and power control . . . .948
Table 820. USART0/2/3 pin description . . . . . . . . . . . . .951
Table 821. Register overview: USART0/2/3 (base address:
0x4008 1000, 0x400C 1000, 0x400C 2000) . .951
Table 822. USART Receiver Buffer Registers when
DLAB = 0, Read Only (RBR - addresses
0x4008 1000 (USART0), 0x400C 1000
Table 823. USART Transmitter Holding Register when
Table 824. USART Divisor Latch LSB Register when
Table 825. USART Divisor Latch MSB Register when
Table 826. USART Interrupt Enable Register when
Table 827. USART Interrupt Identification Register, read only
Table 828. USART Interrupt Handling. . . . . . . . . . . . . . . 956
Table 829. USART FIFO Control Register Write Only (FCR -
Table 830. USART Line Control Register (LCR - addresses
Table 831. USART Line Status Register Read Only (LSR -
Table 832. USART Scratch Pad Register (SCR - addresses
Table 833. Autobaud Control Register (ACR - addresses
Table 834. IrDA Control Register (ICR - address
0x4000 8024) bit description . . . . . . . . . . . . . 962
Table 835. IrDA Pulse Width . . . . . . . . . . . . . . . . . . . . . . 963
Table 836. USART Fractional Divider Register (FDR -
Table 837. USART Oversampling Register (OSR -
Table 838. USART Half duplex enable register (HDEN -
addresses 0x4008 1040 (USART0), 0x400C 1040
(USART2), 0x400C 2040 (USART3)) bit