UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1245 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
Table 978. I2C0/1 clocking and power control. . . . . . . . 1108
Table 979. I
2
C-bus pin description. . . . . . . . . . . . . . . . . 1110
Table 980. Register overview: I
2
C0 (base address 0x400A
1000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1110
Table 981. Register overview: I
2
C1 (base address 0x400E
0000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1112
2
C Control Set register (CONSET - address
0x400A 1000 (I2C0) and 0x400E 0000 (I2C1)) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . 1113
2
C Status register (STAT - address 0x400A 1004
(I2C0) and 0x400E 0004 (I2C1)) bit description . .
1115
2
C Data register (DAT - 0x400A 1008 (I2C0) and
0x400E 0008 (I2C1)) bit description . . . . . . . 1115
2
C Slave Address register 0 (ADR0 - address
0x400A 100C (I2C0) and 0x400E 000C (I2C1)) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . 1115
2
C SCL HIGH Duty Cycle register (SCLH -
address 0x400A 1010 (I2C0) and 0x400E 0010
(I2C1)) bit description . . . . . . . . . . . . . . . . . . 1116
2
C SCL Low duty cycle register (SCLL - address
0x400A 1014 (I2C0) and 0x400E 0014 (I2C1)) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . 1116
Table 988. SCLL + SCLH values for selected I
2
C clock
values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1116
2
C Control Clear register (CONCLR - address
0x400A 1018 (I2C0) and 0x400E 0018 (I2C1)) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . 1117
2
C Monitor mode control register (MMCTRL -
address 0x400A 101C (I2C0) and 0x400E 001C
(I2C1)) bit description . . . . . . . . . . . . . . . . . . 1118
2
C Slave Address registers (ADR - address
0x400A 1020 (ADR1) to 0x400A 1028 (ADR3)
(I2C0) and 0x400E 0020 (ADR1) to 0x400E 0028
(ADR3) (I2C1)) bit description . . . . . . . . . . . 1119
2
C Data buffer register (DATA_BUFFER -
address 0x400A 102C (I2C0) and 0x400E 002C
(I2C1)) bit description . . . . . . . . . . . . . . . . . . 1120
2
C Mask registers (MASK - address
0x400A 1030 (MASK0) to 0x400A 103C (MASK3)
(I2C0) and 0x400E 0030 (MASK0) to 0x400E
003C (MASK3) (I2C1)) bit description . . . . . 1120
Table 994. CONSET used to configure Master mode . . 1121
Table 995. CONSET used to configure Slave mode . . . 1123
Table 996. Abbreviations used to describe an I
2
C
operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . 1129
Table 997. CONSET used to initialize Master Transmitter
mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1129
Table 998. Master Transmitter mode . . . . . . . . . . . . . . . 1131
Table 999. Master Receiver mode. . . . . . . . . . . . . . . . . 1134
Table 1000. ADR usage in Slave Receiver mode . . . . . 1136
Table 1001. CONSET used to initialize Slave Receiver
mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1136
Table 1002. Slave Receiver mode . . . . . . . . . . . . . . . . 1137
Table 1003. Slave Transmitter mode . . . . . . . . . . . . . . . 1141
Table 1004. Miscellaneous States . . . . . . . . . . . . . . . . . 1143
Table 1005. ADC channels for different packages . . . . 1154
Table 1006. ADC0/1 clocking and power control. . . . . . 1155
0x400E 3000). . . . . . . . . . . . . . . . . . . . . . . . 1156
Table 1009. Register overview: ADC1 (base address
0x400E 4000). . . . . . . . . . . . . . . . . . . . . . . . 1157
Table 1010. A/D Control register (CR - address 0x400E 3000
Table 1011. A/D Global Data register (GDR - address
Table 1012. A/D Interrupt Enable register (INTEN - address
Table 1013. A/D Data registers (DR - addresses
Table 1014. A/D Status register (STAT - address
Table 1015. DAC clocking and power control . . . . . . . . 1164
Table 1016. DAC pin description . . . . . . . . . . . . . . . . . 1165
Table 1017. Register overview: DAC (base address 0x400E
1000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1165
Table 1018: D/A Converter register (CR - address 0x400E
1000) bit description. . . . . . . . . . . . . . . . . . . 1165
Table 1019. D/A Control register (CTRL - address
0x400E 1004) bit description . . . . . . . . . . . . 1166
Table 1020: D/A Converter counter value register (CNTVAL -
address 0x400E 1008) bit description . . . . . 1166
Table 1021. ISP clocking and power control. . . . . . . . . 1168
Table 1022. Flash configuration . . . . . . . . . . . . . . . . . . 1174
Table 1023. Code Read Protection options . . . . . . . . . 1175
Table 1024. Code Read Protection hardware/software
interaction . . . . . . . . . . . . . . . . . . . . . . . . . . 1176
Table 1025. ISP command summary . . . . . . . . . . . . . . 1177
Table 1026. ISP Unlock command . . . . . . . . . . . . . . . . 1177
Table 1027. ISP Set Baud Rate command . . . . . . . . . . 1178
Table 1028. ISP Echo command . . . . . . . . . . . . . . . . . 1178
Table 1029. ISP Write to RAM command . . . . . . . . . . . 1179
Table 1030. ISP Read Memory command . . . . . . . . . . 1179
Table 1031. ISP Prepare sectors for write operation
command . . . . . . . . . . . . . . . . . . . . . . . . . . . 1180
Table 1032. ISP Copy command . . . . . . . . . . . . . . . . . 1181
Table 1033. ISP Go command . . . . . . . . . . . . . . . . . . . 1182
Table 1034. ISP Erase sector command . . . . . . . . . . . 1182
Table 1035. ISP Blank check sector command . . . . . . 1183
Table 1036. ISP Read Part Identification command . . . 1183
Table 1037. LPC43xx part identification numbers. . . . . 1183
Table 1038. ISP Read Boot Code version number
command . . . . . . . . . . . . . . . . . . . . . . . . . . . 1184
Table 1039. ISP Read device serial number command 1184
Table 1040. ISP Compare command . . . . . . . . . . . . . . 1184
Table 1041. ISP Set active boot flash bank command . 1185
Table 1042. IAP Command Summary . . . . . . . . . . . . . 1187
Table 1043. IAP Initialization command . . . . . . . . . . . . 1187
Table 1044. IAP Prepare sectors for write operation