UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1199 of 1269
NXP Semiconductors
UM10503
Chapter 47: LPC43xx EEPROM memory
47.5 Register description
[1]
Reset Value reflects the data stored in used bits only. It does not include reserved bits content.
Table 1066.Register overview: EEPROM (base address 0x4000 E000)
Name
Access
Address
offset
Description
Reset
value
Reference
EEPROM registers
CMD
R/W
0x000
EEPROM command register
0
RWSTATE
R/W
0x008
EEPROM read wait state
register
0x0000
0905
AUTOPROG
R/W
0x00C
EEPROM auto programming
register
0
WSTATE
R/W
0x010
EEPROM wait state register
0x0002
0602
CLKDIV
R/W
0x014
EEPROM clock divider register
0x0000
0063
PWRDWN
R/W
0x018
EEPROM power-down register
0
EEPROM interrupt registers:
INTENCLR
WO
0xFD8
EEPROM interrupt enable clear 0
INTENSET
WO
0xFDC
EEPROM interrupt enable set
0
INTSTAT
RO
0xFE0
EEPROM interrupt status
0
INTEN
RO
0xFE4
EEPROM interrupt enable
0
INTSTATCLR
WO
0xFE8
EEPROM interrupt status clear
0
INTSTATSET
WO
0xFEC
EEPROM interrupt status set
0