UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1228 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
Table 110. RGU clocking and power control . . . . . . . . . .152
Table 111. Reset output configuration . . . . . . . . . . . . . .153
Table 112. Reset priority . . . . . . . . . . . . . . . . . . . . . . . . .155
Table 113. Register overview: RGU (base address: 0x4005
3000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .156
Table 114. Reset control register 0 (RESET_CTRL0,
address 0x4005 3100) bit description . . . . . .159
Table 115. Reset control register 1 (RESET_CTRL1,
address 0x4005 3104) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .160
Table 116. Reset status register 0 (RESET_STATUS0,
address 0x4005 3110) bit description . . . . . . .162
Table 117. Reset status register 1 (RESET_STATUS1,
address 0x4005 3114) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .163
Table 118. Reset status register 2 (RESET_STATUS2,
address 0x4005 3118) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .165
Table 119. Reset status register 3 (RESET_STATUS3,
address 0x4005 311C) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .167
Table 120. Reset active status register 0
(RESET_ACTIVE_STATUS0, address 0x4005
3150) bit description . . . . . . . . . . . . . . . . . . .168
Table 121. Reset active status register 1
(RESET_ACTIVE_STATUS1, address 0x4005
3154) bit description . . . . . . . . . . . . . . . . . . .170
Table 122. Reset external status register 0
Table 123. Reset external status register 1
Table 124. Reset external status register 2
Table 125. Reset external status register 4
Table 126. Reset external status register 5
Table 127. Reset external status registers x
Table 128. Reset external status registers y
Table 129. Pin description . . . . . . . . . . . . . . . . . . . . . . .177
Table 130. LPC4357/53 Pin description . . . . . . . . . . . . .230
Table 131. SCU clocking and power control . . . . . . . . . .281
Table 132. Register overview: System Control Unit (SCU)
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .284
Table 133. Pin configuration registers for normal-drive pins
(SFS, address 0x4008 6000 (SPSP0_0) to
0x4008 67AC (SFSPF_11)) bit description . 292
Table 134. Pin configuration registers for high-drive pins
(SFS, address 0x4008 60C4 (SFSP1_17) to
0x4008 650C (SFSPA_3) bit description . . . 293
Table 135. Pin configuration registers for high-speed pins
Table 136. Pin configuration for pins USB1_DP/USB1_DM
Table 137. Pin configuration for open-drain I
2
C-bus pins
register (SFSI2C0, address 0x4008 6C84) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . 295
0x4008 6C88) bit description . . . . . . . . . . . . 297
0x4008 6C8C) bit description . . . . . . . . . . . . 298
Table 142. Pins controlled by the ENAIO2 register. . . . . 299
Table 143. Analog function select register (ENAIO2, address
0x4008 6C90) bit description . . . . . . . . . . . . 300
Table 144. EMC clock delay register (EMCDELAYCLK,
address 0x4008 6D00) bit description . . . . . 301
Table 145. Pin interrupt select register 0 (PINTSEL0,
address 0x4008 6E00) bit description . . . . . . 301
Table 146. Pin interrupt select register 1 (PINTSEL1,
address 0x4008 6E04) bit description . . . . . . 303
Table 147. GIMA clocking and power control . . . . . . . . . 305
Table 148. GIMA outputs . . . . . . . . . . . . . . . . . . . . . . . . 307
Table 149. Register overview: GIMA (base address: 0x400C
7000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 309
Table 150. Timer 0 CAP0_0 capture input multiplexer
Table 151. Timer 0 CAP0_1 capture input multiplexer
Table 152. Timer 0 CAP0_2 capture input multiplexer
Table 153. Timer 0 CAP0_3 capture input multiplexer
Table 154. Timer 1 CAP1_0 capture input multiplexer
Table 155. Timer 1 CAP1_1 capture input multiplexer
Table 156. Timer 1 CAP1_2 capture input multiplexer