UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
170 of 1269
NXP Semiconductors
UM10503
Chapter 13: LPC43xx Reset Generation Unit (RGU)
23
-
Reserved
-
-
24
-
Reserved
-
-
25
FLASHA_RST
Current status of the FLASHA_RST
0 = Reset asserted
1 = No reset
0
R
26
-
Reserved
-
-
27
EEPROM_RST
Current status of the EEPROM_RST
0 = Reset asserted
1 = No reset
0
R
28
GPIO_RST
Current status of the GPIO_RST
0 = Reset asserted
1 = No reset
0
R
29
FLASHB_RST
Current status of the FLASHB_RST
0 = Reset asserted
1 = No reset
0
R
30
-
Reserved
-
-
31
-
Reserved
-
-
Table 121. Reset active status register 1 (RESET_ACTIVE_STATUS1, address 0x4005 3154)
bit description
Bit
Symbol
Description
Reset
value
Access
0
TIMER0_RST
Current status of the TIMER0_RST
0 = Reset asserted
1 = No reset
0
R
1
TIMER1_RST
Current status of the TIMER1_RST
0 = Reset asserted
1 = No reset
0
R
2
TIMER2_RST
Current status of the TIMER2_RST
0 = Reset asserted
1 = No reset
0
R
3
TIMER3_RST
Current status of the TIMER3_RST
0 = Reset asserted
1 = No reset
0
R
4
RITIMER_RST
Current status of the RITIMER_RST
0 = Reset asserted
1 = No reset
0
R
5
SCT_RST
Current status of the SCT_RST
0 = Reset asserted
1 = No reset
0
R
Table 120. Reset active status register 0 (RESET_ACTIVE_STATUS0, address 0x4005 3150)
bit description
…continued
Bit
Symbol
Description
Reset
value
Access