UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
307 of 1269
NXP Semiconductors
UM10503
Chapter 16: LPC43xx Global Input Multiplexer Array (GIMA)
Table 148. GIMA outputs
GIMA
output
GIMA output
connected to
GIMA inputs
Reference
0
T0 capture channel 0
pin CTIN_0
SGPIO3
pin T0_CAP0
-
1
T0 capture channel 1
pin CTIN_1
USART2 TX
active
pin T0_CAP1
-
2
T0 capture channel 2
pin CTIN_2
SGPIO3_DIV
pin T0_CAP2
-
3
T0 capture channel 3
SCT output 15 or T3
match channel 3
pin T0_cap3
T3 match
channel 3
-
4
T1 capture channel 0
pin CTIN_0
SGPIO12
pin T1_CAP0
-
5
T1 capture channel 1
pin CTIN_3
USART0 TX
active
pin T1_CAP1
-
6
T1 capture channel 2
pin CTIN_4
USART0 RX
active
pin T1_CAP2
-
7
T1 capture channel 3
SCT output 3 or T0
match channel 3
pin T1_CAP3
T0 match
channel 3
-
8
T2 capture channel 0
pin CTIN_0
SGPIO12_DIV
pin T2_CAP0
-
9
T2 capture channel 1
pin CTIN_1
USART2 TX
active
I2S1_RX_MWS pin T2_CAP1
10
T2 capture channel 2
pin CTIN_5
USART2 RX
active
I2S1_TX_MWS pin T2_CAP2
11
T2 capture channel 3
SCT output 7 or T1
match channel 3
pin T2_CAP3
-
12
T3 capture channel 0
pin CTIN_0
I2S0_RX_MWS pin T3_CAP0
-
13
T3 capture channel 1
pin CTIN_6
USART3 TX
active
I2S0_TX_MWS pin T3_CAP1
14
T3 capture channel 2
pin CTIN_7
USART3 RX
active
SOF0
pin T3_CAP2
15
T3 capture channel 3
SCT output 11 or T2
match channel 3
SOF1
pin T3_CAP3
-
16
SCT input 0
pin CTIN_0
SGPIO3
SGPIO3_DIV
-
17
SCT input 1
pin CTIN_1
USART2 TX
active
SGPIO12
-
18
SCT input 2
pin CTIN_2
SGPIO12
SGPIO12_DIV
-
19
SCT input 3
pin CTIN_3
USART0 TX
active
I2S1_RX_MWS I2S1_TX_MWS
20
SCT input 4
pin CTIN_4
USART0 RX
active
I2S1_RX_MWS I2S1_TX_MWS
21
SCT input 5
pin CTIN_5
USART2 TX
active
SGPIO12_DIV
-
22
SCT input 6
pin CTIN_6
USART3 TX
active
I2S0_RX_MSW I2S0_TX_MWS
23
SCT input 7
pin CTIN_7
USART3 RX
active
SOF0
SOF1
24
VADC trigger
see
25
Event router input 13
SCT output 2 or T0
match channel 2
SGPIO3
T0 match
channel 2
-