UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
322 of 1269
NXP Semiconductors
UM10503
Chapter 16: LPC43xx Global Input Multiplexer Array (GIMA)
16.4.21 SCT CTIN_4 capture input multiplexer (CTIN_4_IN)
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x4 to 0xF are reserved.
0
0x0
CTIN_3
0x1
USART0 TX active
0x2
Reserved
0x3
Reserved
31:8
-
Reserved
-
Table 169. SCT CTIN_3 capture input multiplexer (CTIN_3_IN, address 0x400C 704C) bit
description
Bit
Symbol
Value
Description
Reset value
Table 170. SCT CTIN_4 capture input multiplexer (CTIN_4_IN, address 0x400C 7050) bit
description
Bit
Symbol
Value
Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x4 to 0xF are reserved.
0
0x0
CTIN_4
0x1
USART0 RX active
0x2
<tbd> - I2S1_RX_MWS1
0x3
<tbd> - I2S1_TX_MWS1
31:8
-
Reserved
-