UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
310 of 1269
NXP Semiconductors
UM10503
Chapter 16: LPC43xx Global Input Multiplexer Array (GIMA)
16.4.1 Timer 0 CAP0_0 capture input multiplexer (CAP0_0_IN)
CTIN_6_IN
R/W
0x058
SCT CTIN_6 capture input multiplexer (GIMA output
22)
0
CTIN_7_IN
R/W
0x05C
SCT CTIN_7 capture input multiplexer (GIMA output
23)
0
VADC_TRIGGER_IN
R/W
0x060
VADC trigger input multiplexer (GIMA output 24)
0
EVENTROUTER_13_IN
R/W
0x064
Event router input 13 multiplexer (GIMA output 25)
0
EVENTROUTER_14_IN
R/W
0x068
Event router input 14 multiplexer (GIMA output 26)
0
EVENTROUTER_16_IN
R/W
0x06C
Event router input 16 multiplexer (GIMA output 27)
0
ADCSTART0_IN
R/W
0x070
ADC start0 input multiplexer (GIMA output 28)
0
ADCSTART1_IN
R/W
0x074
ADC start1 input multiplexer (GIMA output 29)
0
Table 149. Register overview: GIMA (base address: 0x400C 7000)
Name
Access
Address
offset
Description
Reset
value
Reference
Table 150. Timer 0 CAP0_0 capture input multiplexer (CAP0_0_IN, address 0x400C 7000) bit
description
Bit
Symbol
Value
Description
Reset
value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x3 to 0xF are reserved.
0
0x0
CTIN_0
0x1
SGPIO3
0x2
T0_CAP0
31:8
-
Reserved
-