UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
327 of 1269
NXP Semiconductors
UM10503
Chapter 16: LPC43xx Global Input Multiplexer Array (GIMA)
16.4.29 ADC start0 input multiplexer (ADCSTART0_IN)
16.4.30 ADC start1 input multiplexer (ADCSTART1_IN)
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x2 to 0xF are reserved.
0
0x0
CTOUT_14 or T3_MAT2
0x1
T3_MAT2
31:8
-
Reserved
-
Table 177. Event router input 16multiplexer (EVENTROUTER_16_IN, address 0x400C 706C)
bit description
Bit
Symbol
Value
Description
Reset value
Table 178. ADC start0 input multiplexer (ADCSTART0_IN, address 0x400C 7070) bit
description
Bit
Symbol
Value
Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x2 to 0xF are reserved.
0
0x0
CTOUT_15 or T3_MAT3
0x1
T0_MAT0
31:8
-
Reserved
-
Table 179. ADC start1 input multiplexer (ADCSTART1_IN, address 0x400C 7074) bit
description
Bit
Symbol
Value
Description
Reset value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.