UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
27 of 1269
NXP Semiconductors
UM10503
Chapter 3: LPC43xx Memory mapping
Fig 8.
LPC43xx AHB multilayer matrix connections (flashless parts)
ARM
CORTEX-M4
TEST/DEBUG
INTERFACE
ARM
CORTEX-M0
TEST/DEBUG
INTERFACE
DMA
ETHERNET
USB1
USB0
LCD
SD/
MMC
EXTERNAL
MEMORY
CONTROLLER
APB, RTC
DOMAIN
PERIPHERALS
16 kB + 16 kB
AHB SRAM
64 kB ROM
128 kB LOCAL SRAM
72 kB LOCAL SRAM
System
bus
I-
code
bus
D-
code
bus
masters
slaves
0
1
AHB MULTILAYER MATRIX
= master-slave connection
32 kB AHB SRAM
SPIFI
AHB PERIPHERALS
REGISTER
INTERFACES
002aaf873
HIGH-SPEED PHY