UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
816 of 1269
NXP Semiconductors
UM10503
Chapter 28: LPC43xx State Configurable Timer (SCT)
EVSTATEMSK8
R/W
0x340
SCT event state register 8
0x0000 0000
EVCTRL8
R/W
0x344
SCT event control register 8
0x0000 0000
EVSTATEMSK9
R/W
0x348
SCT event state register 9
0x0000 0000
EVCTRL9
R/W
0x34C
SCT event control register 9
0x0000 0000
EVSTATEMSK10
R/W
0x350
SCT event state register 10
0x0000 0000
EVCTRL10
R/W
0x354
SCT event control register 10
0x0000 0000
EVSTATEMSK11
R/W
0x358
SCT event state register 11
0x0000 0000
EVCTRL11
R/W
0x35C
SCT event control register 11
0x0000 0000
EVSTATEMSK12
R/W
0x360
SCT event state register 12
0x0000 0000
EVCTRL12
R/W
0x364
SCT event control register 12
0x0000 0000
EVSTATEMSK13
R/W
0x368
SCT event state register 13
0x0000 0000
EVCTRL13
R/W
0x36C
SCT event control register 13
0x0000 0000
EVSTATEMSK14
R/W
0x370
SCT event state register 14
0x0000 0000
EVCTRL14
R/W
0x374
SCT event control register 14
0x0000 0000
EVSTATEMSK15
R/W
0x378
SCT event state register 15
0x0000 0000
EVCTRL15
R/W
0x37C
SCT event control register 15
0x0000 0000
OUTPUTSET0
R/W
0x500
SCT output 0 set register
0x0000 0000
OUTPUTCL0
R/W
0x504
SCT output 0 clear register
0x0000 0000
OUTPUTSET1
R/W
0x508
SCT output 1 set register
0x0000 0000
OUTPUTCL1
R/W
0x50C
SCT output 1 clear register
0x0000 0000
OUTPUTSET2
R/W
0x510
SCT output 2 set register
0x0000 0000
OUTPUTCL2
R/W
0x514
SCT output 2 clear register
0x0000 0000
OUTPUTSET3
R/W
0x518
SCT output 3 set register
0x0000 0000
OUTPUTCL3
R/W
0x51C
SCT output 3 clear register
0x0000 0000
OUTPUTSET4
R/W
0x520
SCT output 4 set register
0x0000 0000
OUTPUTCL4
R/W
0x524
SCT output 4 clear register
0x0000 0000
OUTPUTSET5
R/W
0x528
SCT output 5 set register
0x0000 0000
OUTPUTCL5
R/W
0x52C
SCT output 5 clear register
0x0000 0000
OUTPUTSET6
R/W
0x530
SCT output 6 set register
0x0000 0000
OUTPUTCL6
R/W
0x534
SCT output 6 clear register
0x0000 0000
OUTPUTSET7
R/W
0x538
SCT output 7 set register
0x0000 0000
OUTPUTCL7
R/W
0x53C
SCT output 7 clear register
0x0000 0000
OUTPUTSET8
R/W
0x540
SCT output 8 set register
0x0000 0000
OUTPUTCL8
R/W
0x544
SCT output 8 clear register
0x0000 0000
OUTPUTSET9
R/W
0x548
SCT output 9 set register
0x0000 0000
OUTPUTCL9
R/W
0x54C
SCT output 9 clear register
0x0000 0000
OUTPUTSET10
R/W
0x550
SCT output 10 set register
0x0000 0000
OUTPUTCL10
R/W
0x554
SCT output 10 clear register
0x0000 0000
OUTPUTSET11
R/W
0x558
SCT output 11 set register
0x0000 0000
OUTPUTCL11
R/W
0x55C
SCT output 11 clear register
0x0000 0000
Table 646. Register overview: State Configurable Timer (base address 0x4000 0000)
…continued
Name
Access Address
offset
Description
Reset value
Reference