UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1231 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
Table 246. Pattern match interrupt enable register
Table 247. Pattern match interrupt status register
Table 248. Pattern match interrupt clear status register
Table 249. Pattern match interrupt set status register
Table 250. Input interrupt clear mask register (CLR_EN_3,
address 0x4010 1F60 bit description . . . . . . .366
Table 251. Input interrupt set mask register (SET_EN_3,
address 0x4010 1F64) bit description . . . . . .366
Table 252. Input interrupt enable register (ENABLE_3,
address 0x4010 1F68) bit description . . . . . .367
Table 253. Input interrupt status register (STATUS_3,
address 0x4010 1F6C) bit description . . . . . .367
Table 254. Input interrupt clear status register
Table 255. Shift clock interrupt set status register
Table 256. Slice I/O multiplexing . . . . . . . . . . . . . . . . . . .373
Table 257. SGPIO applications on the LPC43xx . . . . . . .374
Table 258. SGPIO Slice mapping for I2S 5.1 . . . . . . . . .375
Table 259. SGPIO setting for I2S 5.1, OUT_MUX_CFG
register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .376
Table 260. SGPIO setting for I2S 5.1, SGPIO_MUX_CFG
register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .376
Table 261. SGPIO setting for I2S 5.1, SLICE_MUX_CFG
register . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .377
Table 264. SGPIO setting for I2S 5.1 (master mode, pin 9) .
Table 265. SGPIO Slice mapping for camera interface . .379
Table 266. SGPIO setting for camera interface
(OUT_MUX_CFG registers) . . . . . . . . . . . . . .380
Table 267. SGPIO setting for camera interface
(SGPIO_MUX_CFG registers) . . . . . . . . . . . .380
Table 268. SGPIO setting for camera interface
(SLICE_MUX_CFG registers). . . . . . . . . . . . .380
Table 269. GPDMA clocking and power control . . . . . . .382
Table 270. Peripheral connections to the DMA controller and
matching flow control signals . . . . . . . . . . . . .384
Table 271. Register overview: GPDMA (base address
0x4000 2000) . . . . . . . . . . . . . . . . . . . . . . . .386
Table 272. DMA Interrupt Status register (INTSTAT, address
0x4000 2000) bit description . . . . . . . . . . . . .388
Table 273. DMA Interrupt Terminal Count Request Status
Register (INTTCSTAT, address 0x4000 2004) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 388
Table 274. DMA Interrupt Terminal Count Request Clear
Table 275. DMA Interrupt Error Status
Table 276. DMA Interrupt Error Clear
Table 277. DMA Raw Interrupt Terminal Count Status
Table 278. DMA Raw Error Interrupt Status
Table 279. DMA Enabled Channel Register (ENBLDCHNS,
address 0x4000 201C) bit description . . . . . . 391
Table 280. DMA Software Burst Request Register
Table 281. DMA Software Single Request
Table 282. DMA Software Last Burst Request
Table 283. DMA Software Last Single Request
Table 284. DMA Configuration Register (CONFIG, address
0x4000 2030) bit description . . . . . . . . . . . . 393
Table 285. DMA Synchronization Register (SYNC, address
0x4000 2034) bit description . . . . . . . . . . . . . 394
Table 286. DMA Channel Source Address Registers
(SRCADDR[0:7], 0x4000 2100 (SRCADDR0) to
0x4000 21E0 (SRCADDR7)) bit description . 394
Table 287. DMA Channel Destination Address
Table 288. DMA Channel Linked List Item registers (LLI[0:7],
Table 289. DMA Channel Control registers (CONTROL[0:7],
0x4000 210C (CONTROL0) to 0x4000 21EC
(CONTROL7)) bit description . . . . . . . . . . . . 396
Table 290. DMA Channel Configuration registers
(CONFIG[0:7], 0x4000 2110 (CONFIG0) to
0x4000 21F0 (CONFIG7)) bit description . . 398
Table 291. Flow control and transfer type bits . . . . . . . . 401
Table 292. Endian behavior . . . . . . . . . . . . . . . . . . . . . . 403
Table 293. DMA request signal usage . . . . . . . . . . . . . . 407
Table 294. SDIO clocking and power control . . . . . . . . . 414
Table 295. SDIO pin description . . . . . . . . . . . . . . . . . . . 415
Table 296. Register overview: SDMMC (base address:
0x4000 4000) . . . . . . . . . . . . . . . . . . . . . . . . . 416