UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
365 of 1269
NXP Semiconductors
UM10503
Chapter 18: LPC43xx Serial GPIO (SGPIO)
18.6.28 Exchange clock interrupt clear status register (CLR_STATUS_1)
18.6.29 Exchange clock interrupt set status register (SET_STATUS_1)
18.6.30 Pattern match interrupt clear mask register (CLR_EN_2)
18.6.31 Pattern match interrupt set mask register (SET_EN_2)
18.6.32 Pattern match interrupt enable (ENABLE_2)
Table 242. Exchange clock interrupt clear status register (CLR_STATUS_1, address 0x4010
1F30) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_STATUS_CCI
Exchange clock interrupt clear status of slice n. 0
W
31:16 -
Reserved.
-
-
Table 243. Exchange clock interrupt set status register (SET_STATUS_1, address 0x4010
1F34) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
SET_STATUS_CCI
Exchange clock interrupt set status of slice n.
0
W
31:16 -
Reserved.
-
-
Table 244. Pattern match interrupt clear mask register (CLR_EN2, address 0x4010 1F40) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_EN2_PMI
1 = Match interrupt clear mask of slice n.
0
W
31:16 -
Reserved.
-
-
Table 245. Pattern match interrupt set mask register (SET_EN_2, address 0x4010 1F44) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
SET_EN_PMI
1 = Match interrupt set mask of slice n.
0
W
31:16 -
Reserved.
-
-
Table 246. Pattern match interrupt enable register (ENABLE_2, address 0x4010 1F48) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
ENABLE_PMI
Match interrupt enable of slice n.
0
R
31:16 -
Reserved.
-
-