UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
312 of 1269
NXP Semiconductors
UM10503
Chapter 16: LPC43xx Global Input Multiplexer Array (GIMA)
16.4.4 Timer 0 CAP0_3 capture input multiplexer (CAP0_3_IN)
16.4.5 Timer 1 CAP1_0 capture input multiplexer (CAP1_0_IN)
7:4
SELECT
Select input. Values 0x3 to 0xF are reserved.
0
0x0
CTIN_2
0x1
SGPIO3_DIV
0x2
T0_CAP2
31:8
-
Reserved
-
Table 152. Timer 0 CAP0_2 capture input multiplexer (CAP0_2_IN, address 0x400C 7008) bit
description
Bit
Symbol
Value
Description
Reset
value
Table 153. Timer 0 CAP0_3 capture input multiplexer (CAP0_3_IN, address 0x400C 700C) bit
description
Bit
Symbol
Value
Description
Reset
value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.
2
SYNCH
Enable synchronization
0
0
Disable synchronization.
1
Enable synchronization.
3
PULSE
Enable single pulse generation.
0
0
Disable single pulse generation.
1
Enable single pulse generation.
7:4
SELECT
Select input. Values 0x3 to 0xF are reserved.
0
0x0
CTOUT_15 or T3_MAT3
0x1
T0_CAP3
0x2
T3_MAT3
31:8
-
Reserved
-
Table 154. Timer 1 CAP1_0 capture input multiplexer (CAP1_0_IN, address 0x400C 7010) bit
description
Bit
Symbol
Value
Description
Reset
value
0
INV
Invert input
0
0
Not inverted.
1
Input inverted.
1
EDGE
Enable rising edge detection
0
0
No edge detection.
1
Rising edge detection enabled.