UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
353 of 1269
NXP Semiconductors
UM10503
Chapter 18: LPC43xx Serial GPIO (SGPIO)
Table 212. Pin multiplexer configuration registers (OUT_MUX_CFG0 to 15, addresses 0x4010
1000 to 0x4010 103C) bit description
Bit
Symbol
Value
Description
Reset
value
Access
3:0
P_OUT_CFG
Output control of output SGPIOn. All
other values are reserved.
0
R/W
0x0
dout_doutm1 (1-bit mode)
0x1
dout_doutm2a (2-bit mode 2a)
0x2
dout_doutm2b (2-bit mode 2b)
0x3
dout_doutm2c (2-bit mode 2c)
0x4
gpio_out (level set by GPIO_OUTREG)
0x5
dout_doutm4a (4-bit mode 4a)
0x6
dout_doutm4b (4-bit mode 4b)
0x7
dout_doutm4c (4-bit mode 4c)
0x8
clk_out
0x9
dout_doutm8a (8-bit mode 8a)
0xA
dout_doutm8b (8-bit mode 8b)
0xB
dout_doutm8c (8-bit mode 8c)
6:4
P_OE_CFG
Output enable source. All other values
are reserved.
0
R/W
0x0
gpio_oe (state set by GPIO_OEREG)
0x4
dout_oem1 (1-bit mode)
0x5
dout_oem2 (2-bit mode)
0x6
dout_oem4 (4-bit mode)
0x7
dout_oem8 (8-bit mode)
31:7
-
Reserved.
-
-
Table 213. Output pin multiplexing
SGPIO
pin
Output mode - register OUT_MUX_CFG, bits P_OUT_CFG (see
1011
1010
1001
0111
0110
0101
0011
0010
0001
0000
1000
0100
8-bit 8c 8-bit 8b 8-bit 8a 4-bit 4c 4-bit 4b 4-bit 4a 2-bit 2c 2-bit 2b 2-bit 2a 1-bit
clk
gpio
0
L0
J0
A0
J0
I0
A0
J0
I0
A0
A0
Bck
A
1
L1
J1
A1
J1
I1
A1
J1
I1
A1
I0
Dck
B
2
L2
J2
A2
J2
I2
A2
I0
J0
E0
E0
Eck
C
3
L3
J3
A3
J3
I3
A3
I1
J1
E1
J0
Hck
D
4
L4
J4
A4
L0
K0
C0
L0
K0
C0
C0
Cck
E
5
L5
J5
A5
L1
K1
C1
L1
K1
C1
K0
Fck
F
6
L6
J6
A6
L2
K2
C2
K0
L0
F0
F0
Ock
G
7
L7
J7
A7
L3
K3
C3
K1
L1
F1
L0
Pck
H
8
N0
M0
B0
N0
M0
B0
N0
M0
B0
B0
Ack
I
9
N1
M1
B1
N1
M1
B1
N1
M1
B1
M0
Mck
J
10
N2
M2
B2
N2
M2
B2
M0
N0
G0
G0
Gck
K