UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
877 of 1269
NXP Semiconductors
UM10503
Chapter 30: LPC43xx Motor Control PWM (MOTOCONPWM)
7.9.1 MCPWM Interrupt Enable read address
The INTEN register controls which of the MCPWM interrupts are enabled. This address is
read-only, but the underlying register can be modified by writing to addresses INTEN_SET
and INTEN_CLR.
Table 711. Motor Control PWM interrupts
Symbol
Description
ILIM0/1/2
Limit interrupts for channels 0, 1, 2.
IMAT0/1/2
Match interrupts for channels 0, 1, 2.
ICAP0/1/2
Capture interrupts for channels 0, 1, 2.
ABORT
Fast abort interrupt
Table 712. MCPWM Interrupt Enable read address (INTEN - 0x400A 0050) bit description
Bit
Symbol
Value
Description
Reset
value
0
ILIM0
Limit interrupt for channel 0.
0
0
Interrupt disabled.
1
Interrupt enabled.
1
IMAT0
Match interrupt for channel 0.
0
0
Interrupt disabled.
1
Interrupt enabled.
2
ICAP0
Capture interrupt for channel 0.
0
0
Interrupt disabled.
1
Interrupt enabled.
3
-
Reserved.
-
4
ILIM1
Limit interrupt for channel 1.
0
0
Interrupt disabled.
1
Interrupt enabled.
5
IMAT1
Match interrupt for channel 1.
0
0
Interrupt disabled.
1
Interrupt enabled.
6
ICAP1
Capture interrupt for channel 1.
0
0
Interrupt disabled.
1
Interrupt enabled.
7
-
Reserved.
-
8
ILIM2
Limit interrupt for channel 2.
0
0
Interrupt disabled.
1
Interrupt enabled.
9
IMAT2
Match interrupt for channel 2.
0
0
Interrupt disabled.
1
Interrupt enabled.