UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
160 of 1269
NXP Semiconductors
UM10503
Chapter 13: LPC43xx Reset Generation Unit (RGU)
17
USB0_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
18
USB1_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
19
DMA_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
20
SDIO_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
21
EMC_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
22
ETHERNET_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
23
-
Reserved
-
-
24
-
Reserved
-
-
25
FLASHA_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
26
-
Reserved
-
-
27
EEPROM_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
28
GPIO_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
29
FLASHB_RST
Writing a one activates the reset. This bit is automatically cleared to 0
after one clock cycle.
0
W
30
-
Reserved
-
-
31
-
Reserved
-
-
Table 114. Reset control register 0 (RESET_CTRL0, address 0x4005 3100) bit description
…continued
Bit
Symbol
Description
Reset
value
Access
Table 115. Reset control register 1 (RESET_CTRL1, address 0x4005 3104) bit description
Bit
Symbol
Description
Reset
value
Access
0
TIMER0_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
1
TIMER1_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
2
TIMER2_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
3
TIMER3_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
4
RITIMER_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
5
SCT_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
6
MOTOCONPWM_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W
7
QEI_RST
Writing a one activates the reset. This bit is automatically
cleared to 0 after one clock cycle.
0
W