UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
277 of 1269
NXP Semiconductors
UM10503
Chapter 14: LPC43xx Pin configuration
TCK/SWDCLK
J5
G5
38
I; F
I
Test Clock for JTAG interface (default) or Serial Wire (SW) clock.
TRST
M4
L4
42
I; PU I
Test Reset for JTAG interface.
TMS/SWDIO
K6
K5
44
I; PU I
Test Mode Select for JTAG interface (default) or SW debug data
input/output.
TDO/SWO
K5
J5
46
O
O
Test Data Out for JTAG interface (default) or SW trace output.
TDI J4
H4
35
I; PU I
Test Data In for JTAG interface.
USB0 pins
USB0_DP
F2
E2
26
-
I/O
USB0 bidirectional D+ line. Do not add an external series resistor.
USB0_DM
G2
F2
28
-
I/O
USB0 bidirectional D
line. Do not add an external series resistor.
USB0_VBUS
F1
E1
29
-
I/O
VBUS pin (power on USB cable). This pin includes an internal
pull-down resistor of 64 k
(typical)
16 k
.
USB0_ID
H2
G2
30
-
I
Indicates to the transceiver whether connected as an A-device
(USB0_ID LOW) or B-device (USB0_ID HIGH). For OTG this pin has
an internal pull-up resistor.
USB0_RREF
H1
G1
32
-
12.0 k
(accuracy 1 %) on-board resistor to ground for current
reference.
USB1 pins
USB1_DP
F12
D11
129
-
I/O
USB1 bidirectional D+ line. Add an external series resistor of 33
+/-
2 %.
USB1_DM
G12
E11
130
-
I/O
USB1 bidirectional D
line. Add an external series resistor of 33
+/-
2 %.
I
2
C-bus pins
I2C0_SCL
L15
K13
132
I; F
I/O
I
2
C clock input/output. Open-drain output (for I
2
C-bus compliance).
I2C0_SDA
L16
K14
133
I; F
I/O
I
2
C data input/output. Open-drain output (for I
2
C-bus compliance).
Reset and wake-up pins
RESET
D9
B7
185
I; IA
I
External reset input: A LOW on this pin resets the device, causing I/O
ports and peripherals to take on their default states, and processor
execution to begin at address 0.
WAKEUP0
A9
A9
187
I; IA
I
External wake-up input; can raise an interrupt and can cause
wake-up from any of the low power modes. A pulse with a duration of
at least 45 ns wakes up the part.
Input 0 of the event monitor.
WAKEUP1
A10
C8
-
I; IA
I
External wake-up input; can raise an interrupt and can cause
wake-up from any of the low power modes. A pulse with a duration of
at least 45 ns wakes up the part.
Input 1 of the event monitor.
WAKEUP2
C9
E5
-
I; IA
I
External wake-up input; can raise an interrupt and can cause
wake-up from any of the low power modes. A pulse with a duration of
at least 45 ns wakes up the part.
Input 2 of the event monitor.
WAKEUP3
D8
-
-
I; IA
I
External wake-up input; can raise an interrupt and can cause
wake-up from any of the low power modes. A pulse with a duration of
at least 45 ns wakes up the part.
Table 130. LPC4357/53 Pin description
…continued
Pin name
L
B
GA
256
TFBGA18
0
LQ
FP2
0
8
Re
set st
ate
[2
]
Ty
p
e
Description