UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1157 of 1269
NXP Semiconductors
UM10503
Chapter 44: LPC43xx 10-bit ADC0/1
[1]
Reset value reflects the data stored in used bits only. It does not include reserved bits content.
DR1
RO
0x014
A/D Channel 1 Data Register. This register contains the
result of the most recent conversion completed on channel 1.
-
DR2
RO
0x018
A/D Channel 2 Data Register. This register contains the
result of the most recent conversion completed on channel 2.
-
DR3
RO
0x01C
A/D Channel 3 Data Register. This register contains the
result of the most recent conversion completed on channel 3.
-
DR4
RO
0x020
A/D Channel 4 Data Register. This register contains the
result of the most recent conversion completed on channel 4.
-
DR5
RO
0x024
A/D Channel 5 Data Register. This register contains the
result of the most recent conversion completed on channel 5.
-
DR6
RO
0x028
A/D Channel 6 Data Register. This register contains the
result of the most recent conversion completed on channel 6.
-
DR7
RO
0x02C
A/D Channel 7 Data Register. This register contains the
result of the most recent conversion completed on channel 7.
-
STAT
RO
0x030
A/D Status Register. This register contains DONE and
OVERRUN flags for all of the A/D channels, as well as the
A/D interrupt flag.
0
Table 1008.Register overview: ADC0 (base address 0x400E 3000)
Name
Access Address
offset
Description
Reset
value
[1]
Reference
Table 1009.Register overview: ADC1 (base address 0x400E 4000)
Name
Access Address
offset
Description
Reset
value
Reference
CR
R/W
0x000
A/D Control Register. The AD1CR register must be written to
select the operating mode before A/D conversion can occur.
0x0000 0000
GDR
R0
0x004
A/D Global Data Register. Contains the result of the most
recent A/D conversion.
-
-
-
0x008 Reserved.
-
INTEN
R/W
0x00C
A/D Interrupt Enable Register. This register contains enable
bits that allow the DONE flag of each A/D channel to be
included or excluded from contributing to the generation of
an A/D interrupt.
0x0000 0100
DR0
RO
0x010
A/D Channel 0 Data Register. This register contains the
result of the most recent conversion completed on channel 0
-
DR1
RO
0x014
A/D Channel 1 Data Register. This register contains the
result of the most recent conversion completed on channel
1.
-
DR2
RO
0x018
A/D Channel 2 Data Register. This register contains the
result of the most recent conversion completed on channel
2.
-
DR3
RO
0x01C
A/D Channel 3 Data Register. This register contains the
result of the most recent conversion completed on channel
3.
-
DR4
RO
0x020
A/D Channel 4 Data Register. This register contains the
result of the most recent conversion completed on channel
4.
-