UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
82 of 1269
NXP Semiconductors
UM10503
Chapter 9: LPC43xx Configuration Registers (CREG)
9.4.5 Flash Accelerator Configuration register for flash bank A
Remark:
This register is implemented on parts with on-chip flash only. See
Following reset, flash accelerator functions are enabled and flash access timing is set to a
default value of <tbd> clocks.
21:20
DMAMUXPER10
Select DMA to peripheral connection for
DMA peripheral 10.
0
R/W
0x0
SSP0 transmit
0x1
I2S0 DMA request 2
0x2
SCT match output 0
0x3
Reserved
23:22
DMAMUXPER11
Selects DMA to peripheral connection for
DMA peripheral 11.
0
R/W
0x0
SSP1 receive
0x1
Reserved
0x2
USART0 transmit
0x3
Reserved
25:24
DMAMUXPER12
Select DMA to peripheral connection for
DMA peripheral 12.
0
R/W
0x0
SSP1 transmit
0x1
Reserved
0x2
USART0 receive
0x3
Reserved
27:26
DMAMUXPER13
Select DMA to peripheral connection for
DMA peripheral 13.
0
R/W
0x0
ADC0
0x1
Reserved
0x2
SSP1 receive
0x3
USART3 receive
29:28
DMAMUXPER14
Select DMA to peripheral connection for
DMA peripheral 14.
0
R/W
0x0
ADC1
0x1
Reserved
0x2
SSP1 transmit
0x3
USART3 transmit
31:30
DMAMUXPER15
Select DMA to peripheral connection for
DMA peripheral 15.
0
R/W
0x0
DAC
0x1
SCT match output 3
0x2
Reserved
0x3
Timer 3 match 0
Table 46.
DMA mux control register (DMAMUX, address 0x4004 311C) bit description
Bit
Symbol
Value
Description
Reset
value
Access