UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
688 of 1269
NXP Semiconductors
UM10503
Chapter 26: LPC43xx Ethernet
If the Hash Table register is configured to be double-synchronized to the MII clock domain,
the synchronization is triggered only when Bits[31:24] (in Little-Endian mode) or Bits[7:0]
(in Big-Endian mode) of the Hash Table High/Low registers are written to. Please note that
consecutive writes to these register should be performed only after at least 4 clock cycles
in the destination clock domain when double synchronization is enabled.
The Hash Table High register contains the higher 32 bits of the Hash table.
26.6.4 MAC Hash table low register
The Hash Table Low register contains the lower 32 bits of the Hash table.
26.6.5 MAC MII Address register
The MII Address register controls the management cycles to the external PHY through the
management interface.
Table 534. MAC Hash table high register (MAC_HASHTABLE_HIGH, address 0x4001 0008) bit
description
Bit
Symbol
Description
Reset
value
Access
31:0
HTH
Hash table high
This field contains the upper 32 bits of Hash table.
0
R/W
Table 535. MAC Hash table low register (MAC_HASHTABLE_LOW, address 0x4001 0008) bit
description
Bit
Symbol
Description
Reset
value
Access
31:0
HTL
Hash table low
This field contains the upper 32 bits of Hash table.
0
R/W