UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1235 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
Table 461. USB Command register in host mode
Table 462. Frame list size values . . . . . . . . . . . . . . . . . .596
Table 463. USB Status register in device mode (USBSTS_D
Table 464. USB Status register in host mode (USBSTS_H -
address 0x4000 7144) register bit
description . . . . . . . . . . . . . . . . . . . . . . . . . .599
Table 465. USB Interrupt register in device mode
Table 466. USB Interrupt register in host mode (USBINTR_H
- address 0x4000 7148) bit description . . . .602
Table 467. USB frame index register in device mode
Table 468. USB frame index register in host mode
Table 469. Number of bits used for the frame list index .603
Table 470. USB Device Address register in device mode
Table 471. USB Periodic List Base register in host mode
Table 472. USB Endpoint List Address register in device
Table 473. USB Asynchronous List Address register in host
Table 474. USB TT Control register in host mode (TTCTRL -
address 0x4000 715C) bit description . . . . . .606
Table 475. USB burst size register in device/host mode
Table 476. USB Transfer buffer Fill Tuning register in host
Table 477. USB ULPI viewport register (ULPIVIEWPORT -
address 0x4000 7170) bit description . . . . . .608
Table 478. USB BINTERVAL register (BINTERVAL - address
Table 479. USB endpoint NAK register in device mode
Table 480. USB Endpoint NAK Enable register in device
Table 481. Port Status and Control register in device mode
Table 482. Port Status and Control register in host mode
(PORTSC1_H - address 0x4000 7184) bit
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 614
Table 483. Port states as described by the PE and SUSP bits
in the PORTSC1 register . . . . . . . . . . . . . . . . 619
Table 484. USB Mode register in device mode
Table 485. USB Mode register in host mode (USBMODE_H
- address 0x4000 71A8) bit description . . . . 620
Table 486. USB Endpoint Setup Status register
Table 487. USB Endpoint Prime register (ENDPTPRIME -
address 0x4000 71B0) bit description . . . . . 622
Table 488. USB Endpoint Flush register (ENDPTFLUSH -
address 0x4000 71B4) bit description. . . . . . 622
Table 489. USB Endpoint Status register (ENDPTSTAT -
address 0x4000 71B8) bit description. . . . . . 623
Table 490. USB Endpoint Complete register
Table 491. USB Endpoint 0 Control register (ENDPTCTRL0
- address 0x4000 71C0) bit description . . . 624
Table 492. USB Endpoint 1 to 3 control registers
Table 493. __WORD_BYTE class structure . . . . . . . . . . 631
Table 494. _BM_T class structure . . . . . . . . . . . . . . . . . 632
Table 495.
_CDC_ABSTRACT_CONTROL_MANAGEMENT
_DESCRIPTOR class structure . . . . . . . . . . . 632
Table 496. _CDC_CALL_MANAGEMENT_DESCRIPTOR
class structure . . . . . . . . . . . . . . . . . . . . . . . . 632
Table 497. _CDC_HEADER_DESCRIPTOR class
structure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 632
structure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 633
Table 500. _CDC_UNION_DESCRIPTOR class
structure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 633
Table 501. _DFU_STATUS class structure . . . . . . . . . . . 633
Table 502. _HID_DESCRIPTOR class structure . . . . . . 634
Table 503.
Table 504. _HID_REPORT_T class structure. . . . . . . . . 634
Table 505. _MSC_CBW class structure . . . . . . . . . . . . . 635
Table 506. _MSC_CSW class structure . . . . . . . . . . . . . 635
Table 507. _REQUEST_TYPE class structure . . . . . . . . 635
Table 508. _USB_COMMON_DESCRIPTOR class
structure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 635
Table 509. _USB_CORE_DESCS_T class structure . . . 636
Table 510. _USB_DEVICE_QUALIFIER_DESCRIPTOR
class structure . . . . . . . . . . . . . . . . . . . . . . . . 636
Table 511. _USB_DFU_FUNC_DESCRIPTOR class
structure . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 637