UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
199 of 1269
NXP Semiconductors
UM10503
Chapter 14: LPC43xx Pin configuration
P6_10
H15
G13
-
142 100
N;
PU
I/O
GPIO3[6] —
General purpose digital input/output pin.
O
MCABORT —
Motor control PWM, LOW-active fast abort.
-
R —
Function reserved.
O
EMC_DQMOUT1 —
Data mask 1 used with SDRAM and
static devices.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
P6_11
H12
F11
C9
143 101
N;
PU
I/O
GPIO3[7] —
General purpose digital input/output pin.
-
R —
Function reserved.
-
R —
Function reserved.
O
EMC_CKEOUT0 —
SDRAM clock enable 0.
-
R —
Function reserved.
O
T2_MAT3 —
Match output 3 of timer 2.
-
R —
Function reserved.
-
R —
Function reserved.
P6_12
G15
F13
-
145 103
N;
PU
I/O
GPIO2[8] —
General purpose digital input/output pin.
O
CTOUT_7 —
SCT output 7. Match output 3 of timer 1.
-
R —
Function reserved.
O
EMC_DQMOUT0 —
Data mask 0 used with SDRAM and
static devices.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
P7_0
B16
B14
-
158 110
N;
PU
I/O
GPIO3[8] —
General purpose digital input/output pin.
O
CTOUT_14 —
SCT output 14. Match output 2 of timer 3.
-
R —
Function reserved.
O
LCD_LE —
Line end signal.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
I/O
SGPIO4 —
General purpose digital input/output pin.
Table 129. Pin description
…continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts.
Symbol
LB
GA25
6
TFBGA180
TFBGA100
LQ
FP2
08
[1
]
LQ
FP1
44
R
e
se
t st
ate
[2
]
Ty
p
e
Description