UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1240 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
0x400C 6020) bit description . . . . . . . . . . . . .901
Table 734. QEI Index Compare register 0 (INXCMP0 -
address 0x400C 6024) bit description . . . . . .901
Table 735. QEI Timer Load register (LOAD - address
0x400C 6028) bit description . . . . . . . . . . . . .901
Table 736. QEI Timer register (TIME - address
0x400C 602C) bit description . . . . . . . . . . . . .901
Table 737. QEI Velocity register (VEL - address
0x400C 6030) bit description . . . . . . . . . . . . .901
Table 738. QEI Velocity Capture register (CAP - address
0x400C 6034) bit description . . . . . . . . . . . . .902
Table 739. QEI Velocity Compare register (VELCOMP -
address 0x400C 6038) bit description . . . . . .902
Table 740. QEI Digital filter on phase A input register
(FILTERPHA - 0x400C 603C) bit description902
Table 741. QEI Digital filter on phase B input register
(FILTERPHB - 0x400C 6040) bit description 902
Table 742. QEI Digital filter on index input register
(FILTERINX - 0x400C 6044) bit description .902
Table 743. QEI Index acceptance window register
(WINDOW - 0x400C 6048) bit description. .903
Table 744. QEI Index Compare register 1 (INXCMP1 -
address 0x400C 604C) bit description . . . . . .903
Table 745. QEI Index Compare register 2 (INXCMP2 -
address 0x400C 6050) bit description . . . . . .903
Table 746: QEI Interrupt Enable Clear register (IEC - address
0x400C 6FD8) bit description . . . . . . . . . . . . .904
Table 747: QEI Interrupt Enable Set register (IES - address
0x400C 6FDC) bit description. . . . . . . . . . . . .904
Table 748: QEI Interrupt Status register (INTSTAT - address
0x400C 6FE0) bit description . . . . . . . . . . . . .905
Table 749: QEI Interrupt Enable register (IE - address
0x400C 6FE4) bit description . . . . . . . . . . . . .906
Table 750: QEI Interrupt Status Clear register (CLR -
0x400C 6FE8) bit description . . . . . . . . . . . . .906
Table 751: QEI Interrupt Status Set register (SET - address
0x400C 6FEC) bit description. . . . . . . . . . . . .907
[1]
. . . . . . . . . . . . . .908
Table 754. Encoder direction . . . . . . . . . . . . . . . . . . . . .909
Table 755. RIT clocking and power control . . . . . . . . . . . 911
Table 756. Register overview: Repetitive Interrupt Timer
(RIT) (base address 0x400C 0000) . . . . . . . .912
Table 757. RI Compare Value register (COMPVAL - address
0x400C 0000) bit description . . . . . . . . . . . . .912
Table 758. RI Mask register (MASK - address 0x400C 0004)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .913
Table 759. RI Control register (CTRL - address 0x400C
0008) bit description . . . . . . . . . . . . . . . . . . . .913
Table 760. RI Counter register (COUNTER - address
0x400C 000C) bit description . . . . . . . . . . . . .913
Table 761. Alarm timer clocking and power control . . . . .915
Table 762. Register overview: Alarm timer (base address
0x4004 0000) . . . . . . . . . . . . . . . . . . . . . . . . .916
Table 763. Downcounter register (DOWNCOUNTER -
0x4004 0000) bit description . . . . . . . . . . . . .916
Table 764. Preset value register (PRESET - 0x4004 0004) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . .916
Table 765. Interrupt clear enable register (CLR_EN - 0x4004
0FD8) bit description . . . . . . . . . . . . . . . . . . . 916
Table 766. Interrupt set enable register (SET_EN - 0x4004
0FDC) bit description . . . . . . . . . . . . . . . . . . . 917
Table 767. Interrupt status register (STATUS - 0x4004 0FE0)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 917
Table 768. Interrupt enable register (ENABLE - 0x4004
0FE4) bit description . . . . . . . . . . . . . . . . . . . 917
Table 769. Interrupt clear status register (CLR_STAT -
0x4004 0FE8) bit description . . . . . . . . . . . . . 917
Table 770. Interrupt set status register (SET_STAT - 0x4004
0FEC) bit description . . . . . . . . . . . . . . . . . . . 917
Table 771. WWDT clocking and power control . . . . . . . . 918
Table 772. Register overview: Watchdog timer (base
address 0x4008 0000) . . . . . . . . . . . . . . . . . . 920
Table 773. Watchdog Mode register (MOD - 0x4008 0000)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 921
0004) bit description. . . . . . . . . . . . . . . . . . . . 922
Table 776. Watchdog Feed register (FEED - 0x4008 0008)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 923
Table 777. Watchdog Timer Value register (TV - 0x4008
000C) bit description . . . . . . . . . . . . . . . . . . . 923
Table 778. Watchdog Timer Warning Interrupt register
(WARNINT - 0x4008 0014) bit description. . . 923
Table 779. Watchdog Timer Window register (WINDOW -
0x4008 0018) bit description . . . . . . . . . . . . . 924
Table 780. RTC clocking and power control . . . . . . . . . . 926
Table 781. RTC pin description. . . . . . . . . . . . . . . . . . . . 927
Table 782. Register overview: RTC (base address 0x4004
6000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 928
Table 783. Register overview: REGFILE (base address
0x4004 1000) . . . . . . . . . . . . . . . . . . . . . . . . . 928
Table 784. Interrupt Location Register (ILR - address
0x4004 6000) bit description . . . . . . . . . . . . . 929
Table 785. Clock Control Register (CCR - address
0x4004 6008) bit description . . . . . . . . . . . . . 929
Table 786. Counter Increment Interrupt Register (CIIR -
address 0x4004 600C) bit description . . . . . . 930
Table 787. Alarm Mask Register (AMR - address
0x4004 6010) bit description . . . . . . . . . . . . . 930
Table 788. Consolidated Time register 0 (CTIME0 - address
0x4004 6014) bit description . . . . . . . . . . . . . 931
Table 789. Consolidated Time register 1 (CTIME1 - address
0x4004 6018) bit description . . . . . . . . . . . . . 931
Table 790. Consolidated Time register 2 (CTIME2 - address
0x4004 601C) bit description . . . . . . . . . . . . . 932
Table 791. Time Counter relationships and values . . . . . 932
Table 792. Time Counter registers . . . . . . . . . . . . . . . . . 932
Table 793. Seconds register (SEC - address 0x4004 6020)
bit description. . . . . . . . . . . . . . . . . . . . . . . . . 933
Table 794. Minutes register (MIN - address 0x4004 6024) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 933
Table 795. Hours register (HRS - address 0x4004 6028) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 933