UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
917 of 1269
NXP Semiconductors
UM10503
Chapter 33: LPC43xx Alarm timer
33.4.4 Interrupt set enable register
33.4.5 Interrupt status register
33.4.6 Interrupt enable register
33.4.7 Clear status register
33.4.8 Set status register
Table 766. Interrupt set enable register (SET_EN - 0x4004 0FDC) bit description
Bit
Symbol
Description
Reset value
0
SET_EN
Writing a 1 to this bit sets the interrupt enable bit in the
ENABLE register.
0
31:1
-
Reserved.
-
Table 767. Interrupt status register (STATUS - 0x4004 0FE0) bit description
Bit
Symbol
Description
Reset value
0
STAT
A 1 in this bit shows that the STATUS interrupt has been
raised.
0
31:1
-
Reserved.
-
Table 768. Interrupt enable register (ENABLE - 0x4004 0FE4) bit description
Bit
Symbol
Description
Reset value
0
EN
A 1 in this bit shows that the STATUS interrupt has been
enabled and that the STATUS interrupt request signal is
asserted when STAT = 1 in the STATUS register.
0
31:1
-
Reserved.
-
Table 769. Interrupt clear status register (CLR_STAT - 0x4004 0FE8) bit description
Bit
Symbol
Description
Reset value
0
CSTAT
Writing a 1 to this bit clears the STATUS interrupt bit in the
STATUS register.
0
31:1
-
Reserved.
-
Table 770. Interrupt set status register (SET_STAT - 0x4004 0FEC) bit description
Bit
Symbol
Description
Reset value
0
SSTAT
Writing a 1 to this bit sets the STATUS interrupt bit in the
STATUS register.
0
31:1
-
Reserved.
-