UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
769 of 1269
NXP Semiconductors
UM10503
Chapter 27: LPC43xx LCD
[1]
Reset Value reflects the data stored in used bits only. It does not include reserved bits content.
27.6.1 Horizontal Timing register
The TIMH register controls the Horizontal Synchronization pulse Width (HSW), the
Horizontal Front Porch (HFP) period, the Horizontal Back Porch (HBP) period, and the
Pixels-Per-Line (PPL).
LE
R/W
0x00C
Line End Control register
0x0
UPBASE
R/W
0x010
Upper Panel Frame Base Address register
0x0
LPBASE
R/W
0x014
Lower Panel Frame Base Address register
0x0
CTRL
R/W
0x018
LCD Control register
0x0
INTMSK
R/W
0x01C
Interrupt Mask register
0x0
INTRAW
RO
0x020
Raw Interrupt Status register
0x0
INTSTAT
RO
0x024
Masked Interrupt Status register
0x0
INTCLR
WO
0x028
Interrupt Clear register
0x0
UPCURR
RO
0x02C
Upper Panel Current Address Value register
0x0
LPCURR
RO
0x030
Lower Panel Current Address Value register
0x0
-
-
0x034 to 0x1FC
Reserved
-
-
PAL
R/W
0x200 to 0x3FC
256x16-bit Color Palette registers
0x0
-
-
0x400 to 0x7FC
Reserved
-
-
CRSR_IMG
R/W
0x800 to 0xBFC
Cursor Image registers
0x0
CRSR_CTRL
R/W
0xC00
Cursor Control register
0x0
CRSR_CFG
R/W
0xC04
Cursor Configuration register
0x0
CRSR_PAL0
R/W
0xC08
Cursor Palette register 0
0x0
CRSR_PAL1
R/W
0xC0C
Cursor Palette register 1
0x0
CRSR_XY
R/W
0xC10
Cursor XY Position register
0x0
CRSR_CLIP
R/W
0xC14
Cursor Clip Position register
0x0
CRSR_INTMSK
R/W
0xC20
Cursor Interrupt Mask register
0x0
CRSR_INTCLR
WO
0xC24
Cursor Interrupt Clear register
0x0
CRSR_INTRAW
RO
0xC28
Cursor Raw Interrupt Status register
0x0
CRSR_INTSTAT
RO
0xC2C
Cursor Masked Interrupt Status register
0x0
Table 602. Register overview: LCD controller (base address: 0x4000 8000)
…continued
Name
Access Address offset
Description
Reset
value
[1]
Reference