UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
79 of 1269
NXP Semiconductors
UM10503
Chapter 9: LPC43xx Configuration Registers (CREG)
9.4.2 ARM Cortex-M4 memory mapping register
9:8
BODLVL1
BOD trip level to generate an interrupt.
See the LPC43xx data sheets for the
trip values.
0x3
R/W
0x0
Level 0 interrupt
0x1
Level 1 interrupt
0x2
Level 2 interrupt
0x3
Level 3 interrupt
11:10
BODLVL2
BOD trip level to generate a reset. See
the LPC43xx data sheets for the trip
values.
0x3
R/W
0x0
Level 0 reset
0x1
Level 1 reset
0x2
Level 2 reset
0x3
Level 3 reset
13:12
SAMPLECTRL
SAMPLE pin input/output control
0
R/W
0x0
Reserved
0x1
Sample output from the event
monitor/recorder.
0x2
Output from the event router.
0x3
Reserved.
15:14
WAKEUP0CTRL
WAKEUP0 pin input/output control
0
R/W
0x0
Input to the event router.
0x1
Output from the event router.
0x2
Reserved.
0x3
Input to the event router.
17:16
WAKEUP1CTRL
WAKEUP1 pin input/output control
0
R/W
0x0
Input to event router.
0x1
Output from the event router.
0x2
Reserved
0x3
Input to event router.
31:18
-
Reserved
-
-
Table 43.
CREG0 register (CREG0, address 0x4004 3004) bit description
…continued
Bit
Symbol
Value
Description
Reset
value
Access
Table 44.
Memory mapping register (M4MEMMAP, address 0x4004 3100) bit description
Bit
Symbol
Description
Reset
value
Access
11:0
Reserved
0x000
-
31:12
M4MAP
Shadow address when accessing memory at
address 0x0000 0000
0x1040
0000
R/W