UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1230 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
description . . . . . . . . . . . . . . . . . . . . . . . . . . .342
Table 200. GPIO port word pin registers (W, addresses
Table 201. GPIO port direction register (DIR, addresses
Table 202. GPIO port mask register (MASK, addresses
Table 203. GPIO port pin register (PIN, addresses 0x400F
Table 204. GPIO masked port pin register (MPIN, addresses
Table 205. GPIO port set register (SET, addresses 0x400F
Table 206. GPIO port clear register (CLR, addresses 0x400F
Table 207. GPIO port toggle register (NOT, addresses
Table 208. Pin interrupt registers for edge- and
level-sensitive pins . . . . . . . . . . . . . . . . . . . .346
Table 209. SGPIO clocking and power control . . . . . . . .348
Table 210. SGPIO pin description . . . . . . . . . . . . . . . . . .350
Table 211. Register overview: SGPIO (base address 0x4010
1000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .351
Table 212. Pin multiplexer configuration registers
(OUT_MUX_CFG0 to 15, addresses 0x4010 1000
to 0x4010 103C) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .353
Table 213. Output pin multiplexing . . . . . . . . . . . . . . . . .353
Table 214. Output enable control . . . . . . . . . . . . . . . . . .354
Table 215. SGPIO multiplexer configuration registers
(SGPIO_MUX_CFG0 to 15, addresses 0x4010
0040 to 0x4010 007C) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .355
Table 216. SGPIO multiplexer . . . . . . . . . . . . . . . . . . . . .357
Table 217. Slice multiplexer configuration registers
(SLICE_MUX_CFG0 to 15, addresses 0x4010
1080 to 0x4010 10BC) bit description
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .358
Table 218. Slice data registers (REG0 to 15, addresses
0x4010 10C0 to 0x4010 10FC) bit description . .
359
Table 219. Slice data shadow registers (REG_SS0 to 15,
Table 220. Reload registers (PRESET0 to 15, addresses
0x4010 1140 to 0x4010 117C) bit description 359
Table 221. Down counter registers (COUNT0 to 15,
Table 222. Position registers (POS0 to 15, addresses
0x4010 11C0 to 0x4010 11FC) bit description . .
360
Table 223. Slice A mask register (MASK_A, address 0x4010
1200) bit description . . . . . . . . . . . . . . . . . . . 360
Table 224. Slice H mask register (MASK_H, address 0x4010
1204) bit description . . . . . . . . . . . . . . . . . . . 360
Table 225. Slice I mask register (MASK_I, address 0x4010
1208) bit description . . . . . . . . . . . . . . . . . . . 360
Table 226. Slice P mask register (MASK_P, address 0x4010
120C) bit description . . . . . . . . . . . . . . . . . . . 361
Table 227. GPIO input status register (GPIO_INREG,
address 0x4010 1210) bit description . . . . . . 361
Table 228. GPIO output control register (GPIO_OUTREG,
address 0x4010 1214) bit description . . . . . . 361
Table 229. GPIO output enable register (GPIO_OENREG,
address 0x4010 1218) bit description . . . . . . 361
Table 230. Slice count enable register (CTRL_ENABLED,
address 0x4010 121C) bit description . . . . . 362
Table 231. Slice count disable register (CTRL_DISABLED,
address 0x4010 1220) bit description . . . . . . 362
Table 232. Shift clock interrupt clear mask register
Table 233. Shift clock interrupt set mask register
Table 234. Shift clock interrupt enable register (ENABLE_0,
address 0x4010 1F08) bit description . . . . . . 363
Table 235. Shift clock interrupt status register (STATUS_0,
address 0x4010 1F0C) bit description . . . . . 363
Table 236. Shift clock interrupt clear status register
Table 237. Shift clock interrupt set status register
Table 238. Exchange clock interrupt clear mask register
Table 239. Exchange clock interrupt set mask register
Table 240. Exchange clock interrupt enable register
Table 241. Exchange clock interrupt status register
Table 242. Exchange clock interrupt clear status register
Table 243. Exchange clock interrupt set status register
Table 244. Pattern match interrupt clear mask register