UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
363 of 1269
NXP Semiconductors
UM10503
Chapter 18: LPC43xx Serial GPIO (SGPIO)
18.6.20 Shift clock interrupt enable register (ENABLE_0)
This register indicates whether the shift clock interrupt of a slice is enabled.
18.6.21 Shift clock interrupt status register (STATUS_0)
This register indicates the shift clock interrupt status of a slice.
18.6.22 Shift clock interrupt clear status register (CLR_STATUS_0)
This register clears the shift clock interrupt of a slice.
18.6.23 Shift clock interrupt set status register (SET_STATUS_0)
This register sets the shift clock interrupt of a slice.
18.6.24 Exchange clock interrupt clear mask register (CLR_EN_1)
Set the CLR_EN_1 register bit to clear the corresponding bit in the ENABLE_1 register.
Table 234. Shift clock interrupt enable register (ENABLE_0, address 0x4010 1F08) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
ENABLE_SCI
1 = Shift clock interrupt enable of slice n.
0
R
31:16 -
Reserved.
-
-
Table 235. Shift clock interrupt status register (STATUS_0, address 0x4010 1F0C) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
STATUS_SCI
Shift clock interrupt status of slice n.
0
R
31:16 -
Reserved.
-
-
Table 236. Shift clock interrupt clear status register (CLR_STATUS_0, address 0x4010 1F10)
bit description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_STATUS_SCI
Shift clock interrupt clear status of slice n.
0
W
31:16 -
Reserved.
-
-
Table 237. Shift clock interrupt set status register (SET_STATUS_0, address 0x4010 1F14) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
SET_STATUS_SCI
Shift clock interrupt set status of slice n.
0
W
31:16 -
Reserved.
-
-