UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1205 of 1269
NXP Semiconductors
UM10503
Chapter 47: LPC43xx EEPROM memory
47.5.2.4 Interrupt enable register
47.5.2.5 Interrupt status clear register
47.5.2.6 Interrupt status set
Table 1076.Interrupt enable register (INTEN - address 0x4000 EFE4) bit description
Bits
Symbol
Description
Reset
value
1:0
-
Reserved. The value read from a reserved bit is not defined.
NA
2
EE_PROG_DONE
EEPROM program operation finished interrupt enable bit.
Bit is:
- set when one is written in the corresponding bit of the INTENSET register.
- cleared when one is written to the corresponding bit of the INTENCLR register.
0
31:3
-
Reserved. The value read from a reserved bit is not defined.
NA
Table 1077.Interrupt status clear register (INTSTATCLR - address 0x4000 EFE8) bit description
Bits
Symbol
Description
Reset value
1:0
-
Reserved. Read value is undefined, only zero should be written.
NA
2
PROG_CLR_ST
Clear program operation finished interrupt status bit for EEPROM device.
0 = leave corresponding bit unchanged.
1 = clear corresponding bit.
0
31:3
-
Reserved. Read value is undefined, only zero should be written.
NA
Table 1078.Interrupt status set register (INTSTATSET - address 0x4000 EFEC)
Bits
Symbol
Description
Reset value
1:0
-
Reserved. Read value is undefined, only zero should be written.
NA
2
PROG_SET_ST
Set program operation finished interrupt status bit for EEPROM device.
0 = leave corresponding bit unchanged.
1 = set corresponding bit.
0
31:3
-
Reserved. Read value is undefined, only zero should be written.
NA