UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
366 of 1269
NXP Semiconductors
UM10503
Chapter 18: LPC43xx Serial GPIO (SGPIO)
18.6.33 Pattern match interrupt status register (STATUS_2)
18.6.34 Pattern match interrupt clear status register (CLR_STATUS_2)
18.6.35 Pattern match interrupt set status register (SET_STATUS_2)
18.6.36 Input interrupt clear mask register (CLR_EN_3)
18.6.37 Input bit match interrupt set mask register (SET_EN_3)
Table 247. Pattern match interrupt status register (STATUS_2, address 0x4010 1F4C) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
STATUS_PMI
Match interrupt status of slice n.
0
R
31:16 -
Reserved.
-
-
Table 248. Pattern match interrupt clear status register (CLR_STATUS_2, address 0x4010
1F50) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_STATUS_PMI Match interrupt clear status of slice n.
0
W
31:16 -
Reserved.
-
-
Table 249. Pattern match interrupt set status register (SET_STATUS_2, address 0x4010
1F54) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
SET_STATUS_PMI
Match interrupt set status of slice n.
0
W
31:16 -
Reserved.
-
-
Table 250. Input interrupt clear mask register (CLR_EN_3, address 0x4010 1F60 bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_EN_INPI
1 = Input interrupt clear mask of slice n.
0
W
31:16 -
Reserved.
-
-
Table 251. Input interrupt set mask register (SET_EN_3, address 0x4010 1F64) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
SET_EN_INPI
1 = Input interrupt set mask of slice n.
0
W
31:16 -
Reserved.
-
-