UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
804 of 1269
NXP Semiconductors
UM10503
Chapter 27: LPC43xx LCD
27.9 LCD panel signal usage
(1) Polarities may vary for some displays.
Fig 86. Vertical timing for TFT displays
LCD_TIMV (VSW)
LCDENA
(data enable)
LCD_TIMV (VBP)
LCD_TIMV(LPP)
LCD_TIMV (VFP)
LCDFP
(vertical synch
pulse)
back porch
(defined in line clocks)
front porch
(defined in line clocks)
pixel data
and horizontal
control signals
for one frame
one frame
all horizontal lines for one frame
see horizontal timing for TFT displays
data enable
LCDDCLK
(panel clock)
panel data clock active
Table 641. LCD panel connections for STN single panel mode
External pin
4-bit mono STN single panel
8-bit mono STN single panel
Color STN single panel
LPC43xx pin
used
LCD function
LPC43xx pin
used
LCD function
LPC43xx pin
used
LCD function
LCDVD23
-
-
-
-
-
-
LCDVD22
-
-
-
-
-
-
LCDVD21
-
-
-
-
-
-
LCDVD20
-
-
-
-
-
-
LCDVD19
-
-
-
-
-
-
LCDVD18
-
-
-
-
-
-
LCDVD17
-
-
-
-
-
-
LCDVD16
-
-
-
-
-
-
LCDVD15
-
-
-
-
-
-
LCDVD14
-
-
-
-
-
-
LCDVD13
-
-
-
-
-
-
LCDVD12
-
-
-
-
-
-
LCDVD11
-
-
-
-
-
-
LCDVD10
-
-
-
-
-
-
LCDVD9
-
-
-
-
-
-