UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
187 of 1269
NXP Semiconductors
UM10503
Chapter 14: LPC43xx Pin configuration
P2_12
E15
D13
B9
153 106
N;
PU
I/O
GPIO1[12] —
General purpose digital input/output pin.
O
CTOUT_4 —
SCT output 4. Match output 3 of timer 3.
-
R —
Function reserved.
I/O
EMC_A3 —
External memory address line 3.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
I/O
U2_UCLK —
Serial clock input/output for USART2 in
synchronous mode.
P2_13
C16
E14
A10
156 108
N;
PU
I/O
GPIO1[13] —
General purpose digital input/output pin.
I
CTIN_4 —
SCT input 4. Capture input 2 of timer 1.
-
R —
Function reserved.
I/O
EMC_A4 —
External memory address line 4.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
I/O
U2_DIR —
RS-485/EIA-485 output enable/direction
control for USART2.
P3_0
F13
D12
A8
161 112
N;
PU
I/O
I2S0_RX_SCK —
I2S receive clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the
I
2
S-bus specification
.
O
I2S0_RX_MCLK —
I2S receive master clock.
I/O
I2S0_TX_SCK —
Transmit Clock. It is driven by the
master and received by the slave. Corresponds to the
signal SCK in the I
2
S-bus specification.
O
I2S0_TX_MCLK —
I2S transmit master clock.
I/O
SSP0_SCK —
Serial clock for SSP0.
-
R —
Function reserved.
-
R —
Function reserved.
-
R —
Function reserved.
Table 129. Pin description
…continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts.
Symbol
LB
GA25
6
TFBGA180
TFBGA100
LQ
FP2
08
[1
]
LQ
FP1
44
R
e
se
t st
ate
[2
]
Ty
p
e
Description