UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
71 of 1269
NXP Semiconductors
UM10503
Chapter 8: LPC43xx Event router
8.6.6 Event enable register
The ENABLE register enables or disables the propagation of the interrupt or events which
are recorded in the STATUS register to the event router interrupt. The ENABLE register
does not prevent an interrupt or event from being recorded in the STATUS register.
The ENABLE register can be read at any time. To change the contents of this register, use
the CLR_EN and SET_EN registers.
8
ETH_ST
A 1 in this bit shows that the ETHERNET event has been raised. -
9
USB0_ST
A 1 in this bit shows that the USB0 event has been raised.
-
10
USB1_ST
A 1 in this bit shows that the USB1 event has been raised.
-
11
SDMMC_ST
A 1 in this bit indicates that the SDMMC event has been raised.
-
12
CAN_ST
A 1 in this bit shows that the C_CAN event has been raised.
-
13
TIM2_ST
A 1 in this bit shows that the combined timer 2 output event has
been raised.
-
14
TIM6_ST
A 1 in this bit shows that the combined timer 6 output event has
been raised.
-
15
QEI_ST
A 1 in this bit shows that the QEI event has been raised.
-
16
TIM14_ST
A 1 in this bit shows that the combined timer 14 output event has
been raised.
-
18:17
-
Reserved.
-
19
RESET_ST
A 1 in this bit shows that the reset event has been raised.
-
31:20
-
Reserved.
-
Table 37.
Event status register (STATUS - address 0x4004 4FE0) bit description
Bit
Symbol
Description
Reset
value
Table 38.
Event enable register (ENABLE - address 0x4004 4FE4) bit description
Bit
Symbol
Description
Reset
value
0
WAKEUP0_EN A 1 in this bit shows that the WAKEUP0 event has been
enabled. This event wakes up the chip and contributes to the
event router interrupt when bit 0 = 1 in the STATUS register.
0
1
WAKEUP1_EN A 1 in this bit shows that the WAKEUP1 event has been
enabled. This event wakes up the chip and contributes to the
event router interrupt when bit 0 = 1 in the STATUS register.
0
2
WAKEUP2_EN A 1 in this bit shows that the WAKEUP2 event has been
enabled. This event wakes up the chip and contributes to the
event router interrupt when bit 0 = 1 in the STATUS register.
0
3
WAKEUP3_EN A 1 in this bit shows that the WAKEUP3 event has been
enabled. This event wakes up the chip and contributes to the
event router interrupt when bit 0 = 1 in the STATUS register.
0
4
ATIMER_EN
A 1 in this bit shows that the ATIMER event has been enabled.
This event wakes up the chip and contributes to the event
router interrupt when bit 0 = 1 in the STATUS register.
0
5
RTC_EN
A 1 in this bit shows that the RTC event has been enabled.
This event wakes up the chip and contributes to the event
router interrupt when bit 0 = 1 in the STATUS register.
0