UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
367 of 1269
NXP Semiconductors
UM10503
Chapter 18: LPC43xx Serial GPIO (SGPIO)
18.6.38 Input bit match interrupt enable (ENABLE_3)
18.6.39 Input bit match interrupt status register (STATUS_3)
18.6.40 Input bit match interrupt clear status register (CLR_STATUS_3)
18.6.41 Input bit match interrupt set status register (SET_STATUS_3)
18.7 Functional description
Serial GPIO (SGPIO) offer standard GPIO functionality enhanced with features to
accelerate serial stream processing. The enhanced features are made using so called
slices. All 16 slices have the same basic feature set. Some slices offer additional features
for pattern matching and processing 2-, 4- or 8-bit wide streams.
Table 252. Input interrupt enable register (ENABLE_3, address 0x4010 1F68) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
ENABLE3_INPI
Input interrupt enable of slice n.
0
R
31:16 -
Reserved.
-
-
Table 253. Input interrupt status register (STATUS_3, address 0x4010 1F6C) bit description
Bit
Symbol
Description
Reset
value
Access
15:0
STATUS_INPI
Input interrupt status of slice n.
0
R
31:16 -
Reserved.
-
-
Table 254. Input interrupt clear status register (CLR_STATUS_3, address 0x4010 1F70) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
CLR_STATUS_INPI
Input interrupt clear status of slice n.
0
W
31:16 -
Reserved.
-
-
Table 255. Shift clock interrupt set status register (SET_STATUS_3, address 0x4010 1F74) bit
description
Bit
Symbol
Description
Reset
value
Access
15:0
SET_STATUS_INPI
Shift interrupt set status of slice n.
0
W
31:16 -
Reserved.
-
-