UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
77 of 1269
NXP Semiconductors
UM10503
Chapter 9: LPC43xx Configuration Registers (CREG)
9.4 Register description
Table 42.
Register overview: Configuration registers (base address 0x4004 3000)
Name
Access
Address
offset
Description
Reset
value
Reset
value after
EMC,
UART0/3
boot
Reset
value
after
USB0/1
boot
Reference
-
-
0x000
Reserved
-
-
-
-
CREG0
R/W
0x004
Chip configuration register
32 kHz oscillator output and
BOD control register.
<tbd>
0xF3C
0xF1C
-
-
0x008
Reserved
-
-
-
-
-
-
0x008 -
0x0FC
Reserved
-
-
-
-
M4MEMMAP
R/W
0x100
ARM Cortex-M4 memory
mapping
0x1040
0000
0x1000
0000
0x1000
0000
-
-
0x104
Reserved
<tbd>
<tbd>
<tbd>
<tbd>
CREG1
RO
0x108
Chip configuration register 1
<tbd>
<tbd>
<tbd>
<tbd>
CREG2
RO
0x10C
Chip configuration register 2
<tbd>
<tbd>
<tbd>
<tbd>
CREG3
RO
0x110
Chip configuration register 3
<tbd>
<tbd>
<tbd>
<tbd>
CREG4
RO
0x114
Chip configuration register 4
<tbd>
<tbd>
<tbd>
<tbd>
CREG5
R/W
0x118
Chip configuration register 5.
Controls JTAG access.
<tbd>
<tbd>
<tbd>
DMAMUX
R/W
0x11C
DMA mux control
<tbd>
<tbd>
<tbd>
FLASHCFGA
R/W
0x120
Flash accelerator configuration
register for flash bank A
<tbd>
<tbd>
<tbd>
FLASHCFGB
R/W
0x124
Flash accelerator configuration
register for flash bank B
<tbd>
<tbd>
<tbd>
ETBCFG
R/W
0x128
ETB RAM configuration
0x1
0x1
0x1
CREG6
R/W
0x12C
Chip configuration register 6.
Controls multiple functions :
Ethernet interface, SCT output,
I2S0/1 inputs, EMC clock.
0
<tbd>
<tbd>
M4TXEVENT
R/W
0x130
Cortex-M4 TXEV event clear
0
<tbd>
<tbd>
-
-
0x134 -
0x1FC
Reserved
-
-
-
-
CHIPID
RO
0x200
Part ID
<tbd>
<tbd>
<tbd>
-
-
0x204 -
0x2FC
Reserved
-
-
-
-
-
-
0x300
Reserved -
-
-
-
-
-
0x304
Reserved -
-
-
-
-
-
0x308
Reserved -
-
-
-
-
-
0x30C -
0x3FC
Reserved -
-
-
-
M0TXEVENT
R/W
0x400
Cortex-M0 TXEV event clear
0
<tbd>
<tbd>