UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
86 of 1269
NXP Semiconductors
UM10503
Chapter 9: LPC43xx Configuration Registers (CREG)
9.4.9 Cortex-M4 TXEV event clear register
This register captures the signal TXEV from the ARM Cortex-M4 processor (see
).
9.4.10 Part ID register
9.4.11 Cortex-M0 TXEV event clear register
This register captures the signal TXEV from the ARM Cortex-M0 processor (see
).
9.4.12 ARM Cortex-M0 memory mapping register
Table 51.
M4 TXEV clear register (M4TXEVENT, address 0x4004 3130) bit description
Bit
Symbol
Value Description
Reset
value
Access
0
TXEVCLR
Cortex-M4 TXEV event.
0
R/W
0
Clear the TXEV event.
1
No effect.
31:1
-
Reserved.
-
-
Table 52.
Part ID register (CHIPID, address 0x4004 3200) bit description
Bit
Symbol
Description
Reset
value
Access
31:0
ID
Boundary scan ID code
0x5906 002B or 0x6906 002B = LPC4350/30/20/10
(flashless parts)
0x4906 002B = LPC4357/53 (parts with on-chip flash)
-
R
Table 53.
Cortex-M0 TXEV clear register (M0TXEVENT, address 0x4004 3400) bit description
Bit
Symbol
Value Description
Reset
value
Access
0
TXEVCLR
Cortex-M0 TXEV event.
0
R/W
0
Clear the TXEV event.
1
No effect.
31:1
-
Reserved.
-
-
Table 54.
Memory mapping register (M0APPMEMMAP, address 0x4004 3404) bit description
Bit
Symbol
Description
Reset
value
Access
11:0
Reserved
0
-
31:12
M0APPMAP
Shadow address when accessing memory at
address 0x0000 0000
0x2000
0000
R/W