UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
1238 of 1269
NXP Semiconductors
UM10503
Chapter 50: Supplementary information
Table 634. Palette data storage for STN monochrome
mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .792
Table 635. Palette data storage for STN monochrome
mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .793
Table 636. Addresses for 32 x 32 cursors . . . . . . . . . . . .795
Table 637. Buffer to pixel mapping for 32 x 32 pixel cursor
format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .796
Table 638. Buffer to pixel mapping for 64 x 64 pixel cursor
format . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .796
Table 639. Pixel encoding . . . . . . . . . . . . . . . . . . . . . . . .797
Table 640. Color display driven with 2 2/3 pixel data. . . .798
Table 641. LCD panel connections for STN single panel
mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .804
Table 642. LCD panel connections for STN dual panel
mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .805
Table 643. LCD panel connections for TFT panels . . . . .806
Table 644. SCT clocking and power control . . . . . . . . . .808
Table 645. SCT inputs and outputs . . . . . . . . . . . . . . . .810
Table 646. Register overview: State Configurable Timer
(base address 0x4000 0000) . . . . . . . . . . . .813
Table 647. SCT configuration register (CONFIG - address
0x4000 0000) bit description . . . . . . . . . . . .817
Table 648. SCT control register (CTRL - address 0x4000
0004) bit description . . . . . . . . . . . . . . . . . . . .819
Table 649. SCT limit register (LIMIT - address 0x4000 0008)
bit description . . . . . . . . . . . . . . . . . . . . . . . . .820
Table 650. SCT halt condition register (HALT - address
0x4000 000C) bit description . . . . . . . . . . . .820
Table 651. SCT stop condition register (STOP - address
0x4000 0010) bit description . . . . . . . . . . . .821
Table 652. SCT start condition register (START - address
0x4000 0014) bit description . . . . . . . . . . . .821
Table 653. SCT counter register (COUNT - address 0x4000
0040) bit description . . . . . . . . . . . . . . . . . . . .821
Table 654. SCT state register (STATE - address 0x4000
0044) bit description . . . . . . . . . . . . . . . . . . . .822
Table 655. SCT input register (INPUT - address 0x4000
0048) bit description . . . . . . . . . . . . . . . . . . . .823
Table 656. SCT match/capture registers mode register
Table 657. SCT output register (OUTPUT - address 0x4000
0050) bit description . . . . . . . . . . . . . . . . . . . .824
Table 658. SCT bidirectional output control register
Table 659. SCT conflict resolution register (RES - address
0x4000 0058) bit description . . . . . . . . . . . .826
Table 660. SCT DMA 0 request register (DMAREQ0 -
address 0x4000 005C) bit description . . . . . .829
Table 661. SCT DMA 1 request register (DMAREQ1 -
address 0x4000 0060) bit description. . . . . . .829
Table 662. SCT flag enable register (EVEN - address 0x4000
00F0) bit description . . . . . . . . . . . . . . . . . . . .829
Table 663. SCT event flag register (EVFLAG - address
0x4000 00F4) bit description . . . . . . . . . . . . .829
Table 664. SCT conflict enable register (CONEN - address
0x4000 00F8) bit description . . . . . . . . . . . . .830
Table 665. SCT conflict flag register (CONFLAG - address
0x4000 00FC) bit description . . . . . . . . . . . . . 830
Table 666. SCT match registers 0 to 15 (MATCH - address
0x4000 0100 (MATCH0) to 0x4000 4013C
(MATCH15)) bit description (REGMODEn bit = 0)
831
Table 667. SCT capture registers 0 to 15 (CAP - address
0x4000 0100 (CAP0) to 0x4000 013C (CAP15))
bit description (REGMODEn bit = 1) . . . . . . . 831
Table 668. SCT match reload registers 0 to 15 (MATCHREL-
Table 669. SCT capture control registers 0 to 15 (CAPCTRL-
Table 670. SCT event state mask registers 0 to 15
Table 671. SCT event control register 0 to 15 (EVCTRL -
address 0x4000 0304 (EVCTRL0) to 0x4000
037C (EVCTRL15)) bit description . . . . . . . . 833
Table 672. SCT output set register 0 to 15 (OUTPUTSET -
address 0x4000 0500 (OUTPUTSET0) to 0x4000
0578 (OUTPUTSET15)) bit description . . . . . 834
Table 673. SCT output clear register 0 to 15 (OUTPUTCL -
address 0x4000 0504 (OUTPUTCL0) to 0x4000
057C (OUTPUTCL15)) bit description . . . . . . 834
Table 674. Event conditions . . . . . . . . . . . . . . . . . . . . . . 837
Table 675. Alternate address map for DMA halfword
access . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 838
Table 676. SCT configuration example . . . . . . . . . . . . . . 844
Table 677. Timer0/1/2/3 clocking and power control. . . . 846
Table 678. Timer/Counter function description . . . . . . . . 847
Table 679. Timer0 inputs and outputs . . . . . . . . . . . . . . 849
Table 680. Timer1 inputs and outputs . . . . . . . . . . . . . . 850
Table 681. Timer2 inputs and outputs . . . . . . . . . . . . . . 851
Table 682. Timer3 inputs and outputs . . . . . . . . . . . . . . 851
Table 683. Register overview: Timer0/1/2/3 (register base
Table 684. Timer interrupt registers (IR - addresses
Table 685. Timer control register (TCR - addresses
Table 686. Timer counter registers (TC - addresses