UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
216 of 1269
NXP Semiconductors
UM10503
Chapter 14: LPC43xx Pin configuration
PD_11
N9
M7
-
88
-
N;
PU
-
R —
Function reserved.
-
R —
Function reserved.
O
EMC_CS3 —
LOW active Chip Select 3 signal.
-
R —
Function reserved.
I/O
GPIO6[25] —
General purpose digital input/output pin.
I/O
USB1_ULPI_D0 —
ULPI link bidirectional data line 0.
O
CTOUT_14 —
SCT output 14. Match output 2 of timer 3.
-
R —
Function reserved.
PD_12
N11
P9
-
94
-
N;
PU
-
R —
Function reserved.
-
R —
Function reserved.
O
EMC_CS2 —
LOW active Chip Select 2 signal.
-
R —
Function reserved.
I/O
GPIO6[26] —
General purpose digital input/output pin.
-
R —
Function reserved.
O
CTOUT_10 —
SCT output 10. Match output 3 of timer 3.
-
R —
Function reserved.
PD_13
T14
-
-
97
-
N;
PU
-
R —
Function reserved.
I
CTIN_0 —
SCT input 0. Capture input 0 of timer 0, 1, 2, 3.
O
EMC_BLS2 —
LOW active Byte Lane select signal 2.
-
R —
Function reserved.
I/O
GPIO6[27] —
General purpose digital input/output pin.
-
R —
Function reserved.
O
CTOUT_13 —
SCT output 13. Match output 3 of timer 3.
-
R —
Function reserved.
PD_14
R13
L11
-
99
-
N;
PU
-
R —
Function reserved.
-
R —
Function reserved.
O
EMC_DYCS2 —
SDRAM chip select 2.
-
R —
Function reserved.
I/O
GPIO6[28] —
General purpose digital input/output pin.
-
R —
Function reserved.
O
CTOUT_11 —
SCT output 11. Match output 3 of timer 2.
-
R —
Function reserved.
Table 129. Pin description
…continued
LCD, Ethernet, USB0, and USB1 functions are not available on all parts.
Symbol
LB
GA25
6
TFBGA180
TFBGA100
LQ
FP2
08
[1
]
LQ
FP1
44
R
e
se
t st
ate
[2
]
Ty
p
e
Description