UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
156 of 1269
NXP Semiconductors
UM10503
Chapter 13: LPC43xx Reset Generation Unit (RGU)
13.4 Register overview
Fig 31. RGU Reset structure
ext_rst_an(0)
bod_rst_an(4)
wwdt_rst_an(5)
pmc_rst_an
delay=1
wwdt_rst_out_n
creg_rst_out_n
core_rst_out_n
core_rst_an(1)
delay=3
delay=3
periph_rst_an(2)
master_rst_an(3)
delay=1
no sw
delay=1
no sw
periph_rst_out_n
master_rst_out_n
m4,usb,lcd,etc...
spi,etc ....
delay=0
delay=0
TRSTn
TRSTn_loc
Table 113. Register overview: RGU (base address: 0x4005 3000)
Name
Access
Address
offset
Description
Reset value
Reference
RESET_CTRL0
W
0x100
Reset control register 0
-
RESET_CTRL1
W
0x104
Reset control register 1
-
RESET_STATUS0
R/W
0x110
Reset status register 0
RESET_STATUS1
R/W
0x114
Reset status register 1
RESET_STATUS2
R/W
0x118
Reset status register 2
RESET_STATUS3
R/W
0x11C
Reset status register 3
RESET_ACTIVE_STATUS0 R
0x150
Reset active status register 0
0x0
RESET_ACTIVE_STATUS1 R
0x154
Reset active status register 1
0x0
RESET_EXT_STAT0
R/W
0x400
Reset external status register 0 for
CORE_RST
0x0
RESET_EXT_STAT1
R/W
0x404
Reset external status register 1 for
PERIPH_RST
0x0
RESET_EXT_STAT2
R/W
0x408
Reset external status register 2 for
MASTER_RST
0x0
RESET_EXT_STAT3
-
0x40C
Reserved
-
RESET_EXT_STAT4
R/W
0x410
Reset external status register 4 for
WWDT_RST
0x0
RESET_EXT_STAT5
R/W
0x414
Reset external status register 5 for
CREG_RST
0x0
RESET_EXT_STAT6
-
0x418
Reserved
-
-